Home
last modified time | relevance | path

Searched refs:DM_PP_MAX_CLOCK_LEVELS (Results 1 – 2 of 2) sorted by relevance

/kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dc/
Ddm_services_types.h95 #define DM_PP_MAX_CLOCK_LEVELS 16 macro
99 uint32_t clocks_in_khz[DM_PP_MAX_CLOCK_LEVELS];
109 struct dm_pp_clock_with_latency data[DM_PP_MAX_CLOCK_LEVELS];
119 struct dm_pp_clock_with_voltage data[DM_PP_MAX_CLOCK_LEVELS];
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/amdgpu_dm/
Damdgpu_dm_pp_smu.c257 if (pp_clks->count > DM_PP_MAX_CLOCK_LEVELS) { in pp_to_dc_clock_levels()
261 DM_PP_MAX_CLOCK_LEVELS); in pp_to_dc_clock_levels()
263 dc_clks->num_levels = DM_PP_MAX_CLOCK_LEVELS; in pp_to_dc_clock_levels()
283 if (pp_clks->num_levels > DM_PP_MAX_CLOCK_LEVELS) { in pp_to_dc_clock_levels_with_latency()
287 DM_PP_MAX_CLOCK_LEVELS); in pp_to_dc_clock_levels_with_latency()
289 clk_level_info->num_levels = DM_PP_MAX_CLOCK_LEVELS; in pp_to_dc_clock_levels_with_latency()
310 if (pp_clks->num_levels > DM_PP_MAX_CLOCK_LEVELS) { in pp_to_dc_clock_levels_with_voltage()
314 DM_PP_MAX_CLOCK_LEVELS); in pp_to_dc_clock_levels_with_voltage()
316 clk_level_info->num_levels = DM_PP_MAX_CLOCK_LEVELS; in pp_to_dc_clock_levels_with_voltage()