Home
last modified time | relevance | path

Searched refs:HCLK_VPU (Results 1 – 11 of 11) sorted by relevance

/kernel/linux/linux-5.10/include/dt-bindings/clock/
Drv1108-cru.h164 #define HCLK_VPU 345 macro
166 #define CLK_NR_CLKS (HCLK_VPU + 1)
Drk3228-cru.h133 #define HCLK_VPU 464 macro
Dpx30-cru.h120 #define HCLK_VPU 244 macro
Drk3328-cru.h188 #define HCLK_VPU 326 macro
/kernel/linux/linux-5.10/arch/arm64/boot/dts/rockchip/
Drk3328.dtsi329 clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
642 clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
653 clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
664 clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
Dpx30.dtsi284 <&cru HCLK_VPU>,
/kernel/linux/linux-5.10/drivers/clk/rockchip/
Dclk-rk3228.c631 GATE(HCLK_VPU, "hclk_vpu", "hclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 1, GFLAGS),
Dclk-rk3328.c528 GATE(HCLK_VPU, "hclk_vpu", "hclk_vpu_pre", CLK_SET_RATE_PARENT,
Dclk-rv1108.c257 GATE(HCLK_VPU, "hclk_vpu", "hclk_rkvdec_pre", 0,
Dclk-px30.c872 GATE(HCLK_VPU, "hclk_vpu", "hclk_vpu_pre", 0, PX30_CLKGATE_CON(4), 6, GFLAGS),
/kernel/linux/linux-5.10/arch/arm/boot/dts/
Drk322x.dtsi568 clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;