1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3 * Copyright (C) 2013 Red Hat
4 * Author: Rob Clark <robdclark@gmail.com>
5 */
6
7 #ifndef __HDMI_CONNECTOR_H__
8 #define __HDMI_CONNECTOR_H__
9
10 #include <linux/i2c.h>
11 #include <linux/clk.h>
12 #include <linux/platform_device.h>
13 #include <linux/regulator/consumer.h>
14 #include <linux/gpio/consumer.h>
15 #include <linux/hdmi.h>
16
17 #include <drm/drm_bridge.h>
18
19 #include "msm_drv.h"
20 #include "hdmi.xml.h"
21
22 struct hdmi_phy;
23 struct hdmi_platform_config;
24
25 struct hdmi_audio {
26 bool enabled;
27 struct hdmi_audio_infoframe infoframe;
28 int rate;
29 };
30
31 struct hdmi_hdcp_ctrl;
32
33 struct hdmi {
34 struct drm_device *dev;
35 struct platform_device *pdev;
36 struct platform_device *audio_pdev;
37
38 const struct hdmi_platform_config *config;
39
40 /* audio state: */
41 struct hdmi_audio audio;
42
43 /* video state: */
44 bool power_on;
45 unsigned long int pixclock;
46
47 void __iomem *mmio;
48 void __iomem *qfprom_mmio;
49 phys_addr_t mmio_phy_addr;
50
51 struct regulator **hpd_regs;
52 struct regulator **pwr_regs;
53 struct clk **hpd_clks;
54 struct clk **pwr_clks;
55
56 struct gpio_desc *hpd_gpiod;
57
58 struct hdmi_phy *phy;
59 struct device *phy_dev;
60
61 struct i2c_adapter *i2c;
62 struct drm_connector *connector;
63 struct drm_bridge *bridge;
64
65 /* the encoder we are hooked to (outside of hdmi block) */
66 struct drm_encoder *encoder;
67
68 bool hdmi_mode; /* are we in hdmi mode? */
69
70 int irq;
71 struct workqueue_struct *workq;
72
73 struct hdmi_hdcp_ctrl *hdcp_ctrl;
74
75 /*
76 * spinlock to protect registers shared by different execution
77 * REG_HDMI_CTRL
78 * REG_HDMI_DDC_ARBITRATION
79 * REG_HDMI_HDCP_INT_CTRL
80 * REG_HDMI_HPD_CTRL
81 */
82 spinlock_t reg_lock;
83 };
84
85 /* platform config data (ie. from DT, or pdata) */
86 struct hdmi_platform_config {
87 const char *mmio_name;
88 const char *qfprom_mmio_name;
89
90 /* regulators that need to be on for hpd: */
91 const char **hpd_reg_names;
92 int hpd_reg_cnt;
93
94 /* regulators that need to be on for screen pwr: */
95 const char **pwr_reg_names;
96 int pwr_reg_cnt;
97
98 /* clks that need to be on for hpd: */
99 const char **hpd_clk_names;
100 const long unsigned *hpd_freq;
101 int hpd_clk_cnt;
102
103 /* clks that need to be on for screen pwr (ie pixel clk): */
104 const char **pwr_clk_names;
105 int pwr_clk_cnt;
106 };
107
108 struct hdmi_bridge {
109 struct drm_bridge base;
110 struct hdmi *hdmi;
111 struct work_struct hpd_work;
112 };
113 #define to_hdmi_bridge(x) container_of(x, struct hdmi_bridge, base)
114
115 void msm_hdmi_set_mode(struct hdmi *hdmi, bool power_on);
116
hdmi_write(struct hdmi * hdmi,u32 reg,u32 data)117 static inline void hdmi_write(struct hdmi *hdmi, u32 reg, u32 data)
118 {
119 msm_writel(data, hdmi->mmio + reg);
120 }
121
hdmi_read(struct hdmi * hdmi,u32 reg)122 static inline u32 hdmi_read(struct hdmi *hdmi, u32 reg)
123 {
124 return msm_readl(hdmi->mmio + reg);
125 }
126
hdmi_qfprom_read(struct hdmi * hdmi,u32 reg)127 static inline u32 hdmi_qfprom_read(struct hdmi *hdmi, u32 reg)
128 {
129 return msm_readl(hdmi->qfprom_mmio + reg);
130 }
131
132 /*
133 * hdmi phy:
134 */
135
136 enum hdmi_phy_type {
137 MSM_HDMI_PHY_8x60,
138 MSM_HDMI_PHY_8960,
139 MSM_HDMI_PHY_8x74,
140 MSM_HDMI_PHY_8996,
141 MSM_HDMI_PHY_MAX,
142 };
143
144 struct hdmi_phy_cfg {
145 enum hdmi_phy_type type;
146 void (*powerup)(struct hdmi_phy *phy, unsigned long int pixclock);
147 void (*powerdown)(struct hdmi_phy *phy);
148 const char * const *reg_names;
149 int num_regs;
150 const char * const *clk_names;
151 int num_clks;
152 };
153
154 extern const struct hdmi_phy_cfg msm_hdmi_phy_8x60_cfg;
155 extern const struct hdmi_phy_cfg msm_hdmi_phy_8960_cfg;
156 extern const struct hdmi_phy_cfg msm_hdmi_phy_8x74_cfg;
157 extern const struct hdmi_phy_cfg msm_hdmi_phy_8996_cfg;
158
159 struct hdmi_phy {
160 struct platform_device *pdev;
161 void __iomem *mmio;
162 struct hdmi_phy_cfg *cfg;
163 const struct hdmi_phy_funcs *funcs;
164 struct regulator **regs;
165 struct clk **clks;
166 };
167
hdmi_phy_write(struct hdmi_phy * phy,u32 reg,u32 data)168 static inline void hdmi_phy_write(struct hdmi_phy *phy, u32 reg, u32 data)
169 {
170 msm_writel(data, phy->mmio + reg);
171 }
172
hdmi_phy_read(struct hdmi_phy * phy,u32 reg)173 static inline u32 hdmi_phy_read(struct hdmi_phy *phy, u32 reg)
174 {
175 return msm_readl(phy->mmio + reg);
176 }
177
178 int msm_hdmi_phy_resource_enable(struct hdmi_phy *phy);
179 void msm_hdmi_phy_resource_disable(struct hdmi_phy *phy);
180 void msm_hdmi_phy_powerup(struct hdmi_phy *phy, unsigned long int pixclock);
181 void msm_hdmi_phy_powerdown(struct hdmi_phy *phy);
182 void __init msm_hdmi_phy_driver_register(void);
183 void __exit msm_hdmi_phy_driver_unregister(void);
184
185 #ifdef CONFIG_COMMON_CLK
186 int msm_hdmi_pll_8960_init(struct platform_device *pdev);
187 int msm_hdmi_pll_8996_init(struct platform_device *pdev);
188 #else
msm_hdmi_pll_8960_init(struct platform_device * pdev)189 static inline int msm_hdmi_pll_8960_init(struct platform_device *pdev)
190 {
191 return -ENODEV;
192 }
193
msm_hdmi_pll_8996_init(struct platform_device * pdev)194 static inline int msm_hdmi_pll_8996_init(struct platform_device *pdev)
195 {
196 return -ENODEV;
197 }
198 #endif
199
200 /*
201 * audio:
202 */
203 /* Supported HDMI Audio channels and rates */
204 #define MSM_HDMI_AUDIO_CHANNEL_2 0
205 #define MSM_HDMI_AUDIO_CHANNEL_4 1
206 #define MSM_HDMI_AUDIO_CHANNEL_6 2
207 #define MSM_HDMI_AUDIO_CHANNEL_8 3
208
209 #define HDMI_SAMPLE_RATE_32KHZ 0
210 #define HDMI_SAMPLE_RATE_44_1KHZ 1
211 #define HDMI_SAMPLE_RATE_48KHZ 2
212 #define HDMI_SAMPLE_RATE_88_2KHZ 3
213 #define HDMI_SAMPLE_RATE_96KHZ 4
214 #define HDMI_SAMPLE_RATE_176_4KHZ 5
215 #define HDMI_SAMPLE_RATE_192KHZ 6
216
217 int msm_hdmi_audio_update(struct hdmi *hdmi);
218 int msm_hdmi_audio_info_setup(struct hdmi *hdmi, bool enabled,
219 uint32_t num_of_channels, uint32_t channel_allocation,
220 uint32_t level_shift, bool down_mix);
221 void msm_hdmi_audio_set_sample_rate(struct hdmi *hdmi, int rate);
222
223
224 /*
225 * hdmi bridge:
226 */
227
228 struct drm_bridge *msm_hdmi_bridge_init(struct hdmi *hdmi);
229 void msm_hdmi_bridge_destroy(struct drm_bridge *bridge);
230
231 void msm_hdmi_hpd_irq(struct drm_bridge *bridge);
232 enum drm_connector_status msm_hdmi_bridge_detect(
233 struct drm_bridge *bridge);
234 int msm_hdmi_hpd_enable(struct drm_bridge *bridge);
235 void msm_hdmi_hpd_disable(struct hdmi_bridge *hdmi_bridge);
236
237 /*
238 * i2c adapter for ddc:
239 */
240
241 void msm_hdmi_i2c_irq(struct i2c_adapter *i2c);
242 void msm_hdmi_i2c_destroy(struct i2c_adapter *i2c);
243 struct i2c_adapter *msm_hdmi_i2c_init(struct hdmi *hdmi);
244
245 /*
246 * hdcp
247 */
248 #ifdef CONFIG_DRM_MSM_HDMI_HDCP
249 struct hdmi_hdcp_ctrl *msm_hdmi_hdcp_init(struct hdmi *hdmi);
250 void msm_hdmi_hdcp_destroy(struct hdmi *hdmi);
251 void msm_hdmi_hdcp_on(struct hdmi_hdcp_ctrl *hdcp_ctrl);
252 void msm_hdmi_hdcp_off(struct hdmi_hdcp_ctrl *hdcp_ctrl);
253 void msm_hdmi_hdcp_irq(struct hdmi_hdcp_ctrl *hdcp_ctrl);
254 #else
msm_hdmi_hdcp_init(struct hdmi * hdmi)255 static inline struct hdmi_hdcp_ctrl *msm_hdmi_hdcp_init(struct hdmi *hdmi)
256 {
257 return ERR_PTR(-ENXIO);
258 }
msm_hdmi_hdcp_destroy(struct hdmi * hdmi)259 static inline void msm_hdmi_hdcp_destroy(struct hdmi *hdmi) {}
msm_hdmi_hdcp_on(struct hdmi_hdcp_ctrl * hdcp_ctrl)260 static inline void msm_hdmi_hdcp_on(struct hdmi_hdcp_ctrl *hdcp_ctrl) {}
msm_hdmi_hdcp_off(struct hdmi_hdcp_ctrl * hdcp_ctrl)261 static inline void msm_hdmi_hdcp_off(struct hdmi_hdcp_ctrl *hdcp_ctrl) {}
msm_hdmi_hdcp_irq(struct hdmi_hdcp_ctrl * hdcp_ctrl)262 static inline void msm_hdmi_hdcp_irq(struct hdmi_hdcp_ctrl *hdcp_ctrl) {}
263 #endif
264
265 #endif /* __HDMI_CONNECTOR_H__ */
266