Home
last modified time | relevance | path

Searched refs:pll1_div (Results 1 – 4 of 4) sorted by relevance

/kernel/linux/linux-5.10/arch/sh/kernel/cpu/sh2a/
Dclock-sh7264.c26 static unsigned int pll1_div; variable
43 unsigned long rate = clk->parent->rate / pll1_div; in pll_recalc()
139 pll1_div = 3; in arch_clk_init()
141 pll1_div = 4; in arch_clk_init()
143 pll1_div = 1; in arch_clk_init()
/kernel/linux/linux-5.10/drivers/clk/renesas/
Dr8a779a0-cpg-mssr.c42 u8 pll1_div; member
183 div = cpg_pll_config->pll1_div; in rcar_r8a779a0_cpg_clk_register()
Drcar-gen3-cpg.h60 u8 pll1_div; member
Drcar-gen3-cpg.c581 div = cpg_pll_config->pll1_div; in rcar_gen3_cpg_clk_register()