Home
last modified time | relevance | path

Searched refs:set_parent (Results 1 – 25 of 108) sorted by relevance

12345

/kernel/linux/linux-5.10/drivers/clk/
Dclk-composite.c29 return mux_ops->set_parent(mux_hw, index); in clk_composite_set_parent()
64 mux_hw && mux_ops && mux_ops->set_parent) { in clk_composite_determine_rate()
160 mux_ops->set_parent(mux_hw, index); in clk_composite_set_rate_and_parent()
162 mux_ops->set_parent(mux_hw, index); in clk_composite_set_rate_and_parent()
240 if (mux_ops->set_parent) in __clk_hw_register_composite()
241 clk_composite_ops->set_parent = clk_composite_set_parent; in __clk_hw_register_composite()
275 if (mux_ops->set_parent && rate_ops->set_rate) in __clk_hw_register_composite()
/kernel/linux/linux-5.10/drivers/clk/tegra/
Dclk-tegra-super-cclk.c38 return tegra_clk_super_ops.set_parent(hw, index); in cclk_super_set_parent()
99 .set_parent = cclk_super_set_parent,
107 .set_parent = cclk_super_set_parent,
Dclk-periph.c33 return mux_ops->set_parent(mux_hw, index); in clk_periph_set_parent()
131 .set_parent = clk_periph_set_parent,
144 .set_parent = clk_periph_set_parent,
154 .set_parent = clk_periph_set_parent,
Dclk-super.c140 .set_parent = clk_super_set_parent,
193 .set_parent = clk_super_set_parent,
/kernel/linux/linux-5.10/drivers/clk/mediatek/
Dclk-mux.c134 .set_parent = mtk_clk_mux_set_parent_lock,
139 .set_parent = mtk_clk_mux_set_parent_setclr_lock,
147 .set_parent = mtk_clk_mux_set_parent_lock,
155 .set_parent = mtk_clk_mux_set_parent_setclr_lock,
/kernel/linux/linux-5.10/drivers/clk/actions/
Dowl-composite.c147 .set_parent = owl_comp_set_parent,
164 .set_parent = owl_comp_set_parent,
193 .set_parent = owl_comp_set_parent,
Dowl-mux.c58 .set_parent = owl_mux_set_parent,
/kernel/linux/linux-5.10/drivers/clk/ti/
Ddpll.c38 .set_parent = &omap3_noncore_dpll_set_parent,
63 .set_parent = &omap3_noncore_dpll_set_parent,
76 .set_parent = &omap3_noncore_dpll_set_parent,
117 .set_parent = &omap3_noncore_dpll_set_parent,
129 .set_parent = &omap3_noncore_dpll_set_parent,
141 .set_parent = &omap3_noncore_dpll_set_parent,
/kernel/linux/linux-5.10/drivers/clk/versatile/
Dclk-sp810.c67 .set_parent = clk_sp810_timerclken_set_parent,
128 init.ops->set_parent(&sp810->timerclken[i].hw, 1); in clk_sp810_of_setup()
/kernel/linux/linux-5.10/drivers/clk/pxa/
Dclk-pxa.h24 .set_parent = dummy_clk_set_parent, \
75 .set_parent = name ## _set_parent, \
/kernel/linux/linux-5.10/drivers/clk/qcom/
Dclk-rcg2.c372 .set_parent = clk_rcg2_set_parent,
383 .set_parent = clk_rcg2_set_parent,
510 .set_parent = clk_rcg2_set_parent,
568 .set_parent = clk_rcg2_set_parent,
638 .set_parent = clk_rcg2_set_parent,
729 .set_parent = clk_rcg2_set_parent,
816 .set_parent = clk_rcg2_set_parent,
954 .set_parent = clk_rcg2_set_parent,
1217 .set_parent = clk_rcg2_set_parent,
Dclk-rcg.c812 .set_parent = clk_rcg_set_parent,
823 .set_parent = clk_rcg_set_parent,
834 .set_parent = clk_rcg_set_parent,
846 .set_parent = clk_rcg_set_parent,
858 .set_parent = clk_rcg_set_parent,
870 .set_parent = clk_rcg_set_parent,
882 .set_parent = clk_dyn_rcg_set_parent,
Dclk-regmap-mux.c54 .set_parent = mux_set_parent,
/kernel/linux/linux-5.10/drivers/sh/clk/
Dcore.c523 if (clk->ops->set_parent) in clk_set_parent()
524 ret = clk->ops->set_parent(clk, parent); in clk_set_parent()
580 if (likely(clkp->ops->set_parent)) in clks_core_resume()
581 clkp->ops->set_parent(clkp, in clks_core_resume()
/kernel/linux/linux-5.10/drivers/clk/imx/
Dclk-busy.c143 ret = busy->mux_ops->set_parent(&busy->mux.hw, index); in clk_busy_mux_set_parent()
152 .set_parent = clk_busy_mux_set_parent,
/kernel/linux/linux-5.10/sound/soc/codecs/
Dtlv320aic32x4-clk.c271 .set_parent = clk_aic32x4_pll_set_parent,
295 .set_parent = clk_aic32x4_codec_clkin_set_parent,
382 .set_parent = clk_aic32x4_bdiv_set_parent,
/kernel/linux/linux-5.10/drivers/clk/socfpga/
Dclk-gate.c168 .set_parent = socfpga_clk_set_parent,
238 ops->set_parent = NULL; in socfpga_gate_init()
/kernel/linux/linux-5.10/drivers/clk/rockchip/
Dclk-pll.c209 pll_mux_ops->set_parent(&pll_mux->hw, PLL_MODE_SLOW); in rockchip_rk3036_pll_set_params()
243 pll_mux_ops->set_parent(&pll_mux->hw, PLL_MODE_NORM); in rockchip_rk3036_pll_set_params()
442 pll_mux_ops->set_parent(&pll_mux->hw, PLL_MODE_SLOW); in rockchip_rk3066_pll_set_params()
478 pll_mux_ops->set_parent(&pll_mux->hw, PLL_MODE_NORM); in rockchip_rk3066_pll_set_params()
691 pll_mux_ops->set_parent(&pll_mux->hw, PLL_MODE_SLOW); in rockchip_rk3399_pll_set_params()
727 pll_mux_ops->set_parent(&pll_mux->hw, PLL_MODE_NORM); in rockchip_rk3399_pll_set_params()
Dclk-muxgrf.c52 .set_parent = rockchip_muxgrf_set_parent,
/kernel/linux/linux-5.10/drivers/clk/sprd/
Dcomposite.c54 .set_parent = sprd_comp_set_parent,
Dmux.c73 .set_parent = sprd_mux_set_parent,
/kernel/linux/linux-5.10/drivers/clk/at91/
Dclk-i2s-mux.c47 .set_parent = clk_i2s_mux_set_parent,
/kernel/linux/linux-5.10/drivers/clk/zynqmp/
Dclk-mux-zynqmp.c85 .set_parent = zynqmp_clk_mux_set_parent,
/kernel/linux/linux-5.10/drivers/clk/uniphier/
Dclk-uniphier-mux.c52 .set_parent = uniphier_clk_mux_set_parent,
Dclk-uniphier-cpugear.c72 .set_parent = uniphier_clk_cpugear_set_parent,

12345