Searched refs:OrigReg (Results 1 – 9 of 9) sorted by relevance
/third_party/skia/third_party/externals/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/ |
D | AArch64A57FPLoadBalancing.cpp | 555 Register OrigReg = U.getReg(); in colorChain() local 556 U.setReg(Substs[OrigReg]); in colorChain() 560 ToErase.push_back(OrigReg); in colorChain()
|
/third_party/skia/third_party/externals/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/ |
D | TailDuplicator.cpp | 329 void TailDuplicator::addSSAUpdateEntry(unsigned OrigReg, unsigned NewReg, in addSSAUpdateEntry() argument 332 SSAUpdateVals.find(OrigReg); in addSSAUpdateEntry() 338 SSAUpdateVals.insert(std::make_pair(OrigReg, Vals)); in addSSAUpdateEntry() 339 SSAUpdateVRs.push_back(OrigReg); in addSSAUpdateEntry()
|
D | InlineSpiller.cpp | 1173 unsigned OrigReg = OrigLI.reg; in isSpillCandBB() local 1179 SmallSetVector<unsigned, 16> &Siblings = Virt2SiblingsMap[OrigReg]; in isSpillCandBB()
|
D | SplitKit.cpp | 341 unsigned OrigReg = VRM.getOriginal(CurLI->reg); in isOriginalEndpoint() local 342 const LiveInterval &Orig = LIS.getInterval(OrigReg); in isOriginalEndpoint()
|
/third_party/skia/third_party/externals/swiftshader/third_party/llvm-10.0/llvm/include/llvm/CodeGen/ |
D | TailDuplicator.h | 98 void addSSAUpdateEntry(unsigned OrigReg, unsigned NewReg,
|
/third_party/skia/third_party/externals/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/GlobalISel/ |
D | RegisterBankInfo.cpp | 468 Register OrigReg = MO.getReg(); in applyDefaultMapping() local 470 LLVM_DEBUG(dbgs() << " changed, replace " << printReg(OrigReg, nullptr)); in applyDefaultMapping() 476 LLT OrigTy = MRI.getType(OrigReg); in applyDefaultMapping()
|
/third_party/skia/third_party/externals/swiftshader/third_party/llvm-10.0/llvm/lib/Transforms/Scalar/ |
D | LoopStrengthReduce.cpp | 4078 const SCEV *OrigReg; member 4081 : LUIdx(LI), Imm(I), OrigReg(R) {} in WorkItem() 4091 OS << "in formulae referencing " << *OrigReg << " in use " << LUIdx in print() 4140 const SCEV *OrigReg = J->second; in GenerateCrossUseConstantOffsets() local 4143 const SmallBitVector &UsedByIndices = RegUses.getUsedByIndices(OrigReg); in GenerateCrossUseConstantOffsets() 4145 if (!isa<SCEVConstant>(OrigReg) && in GenerateCrossUseConstantOffsets() 4147 LLVM_DEBUG(dbgs() << "Skipping cross-use reuse for " << *OrigReg in GenerateCrossUseConstantOffsets() 4174 WorkItems.push_back(WorkItem(LUIdx, Imm, OrigReg)); in GenerateCrossUseConstantOffsets() 4189 const SCEV *OrigReg = WI.OrigReg; in GenerateCrossUseConstantOffsets() local 4191 Type *IntTy = SE.getEffectiveSCEVType(OrigReg->getType()); in GenerateCrossUseConstantOffsets() [all …]
|
/third_party/skia/third_party/externals/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/ |
D | GCNRegBankReassign.cpp | 658 Register OrigReg = VRM->getPhys(C.Reg); in tryReassign() local 678 LRM->assign(LI, OrigReg); in tryReassign()
|
/third_party/skia/third_party/externals/swiftshader/third_party/llvm-10.0/llvm/lib/Target/X86/AsmParser/ |
D | X86AsmParser.cpp | 1346 unsigned OrigReg = OrigOp.Mem.BaseReg; in VerifyAndAdjustOperands() local 1352 !X86MCRegisterClasses[RegClassID].contains(OrigReg)) { in VerifyAndAdjustOperands() 1357 if (X86MCRegisterClasses[X86::GR64RegClassID].contains(OrigReg)) in VerifyAndAdjustOperands() 1359 else if (X86MCRegisterClasses[X86::GR32RegClassID].contains(OrigReg)) in VerifyAndAdjustOperands() 1361 else if (X86MCRegisterClasses[X86::GR16RegClassID].contains(OrigReg)) in VerifyAndAdjustOperands() 1371 if (FinalReg != OrigReg) { in VerifyAndAdjustOperands()
|