Searched refs:RADEON_SURF_MODE_2D (Results 1 – 21 of 21) sorted by relevance
/third_party/libdrm/radeon/ |
D | radeon_surface.c | 179 if (surf->nsamples == 1 && surflevel->mode == RADEON_SURF_MODE_2D && in surf_minify() 390 surf->level[i].mode = RADEON_SURF_MODE_2D; in r6_surface_init_2d() 413 surf->flags |= RADEON_SURF_SET(RADEON_SURF_MODE_2D, MODE); in r6_surface_init() 423 case RADEON_SURF_MODE_2D: in r6_surface_init() 465 case RADEON_SURF_MODE_2D: in r6_surface_init() 588 if (surf->nsamples == 1 && surflevel->mode == RADEON_SURF_MODE_2D && in eg_surf_minify() 691 level[i].mode = RADEON_SURF_MODE_2D; in eg_surface_init_2d() 733 if (mode == RADEON_SURF_MODE_2D) { in eg_surface_sanity() 842 surf->flags |= RADEON_SURF_SET(RADEON_SURF_MODE_2D, MODE); in eg_surface_init() 852 case RADEON_SURF_MODE_2D: in eg_surface_init() [all …]
|
D | radeon_surface.h | 53 #define RADEON_SURF_MODE_2D 3 macro
|
/third_party/mesa3d/src/gallium/winsys/radeon/drm/ |
D | radeon_drm_surface.c | 395 RADEON_SURF_MODE_2D, &fmask)) { in radeon_winsys_surface_init() 400 assert(fmask.u.legacy.level[0].mode == RADEON_SURF_MODE_2D); in radeon_winsys_surface_init()
|
D | radeon_drm_bo.c | 894 md->mode = RADEON_SURF_MODE_2D; in radeon_bo_get_metadata() 948 if (surf->u.legacy.level[0].mode >= RADEON_SURF_MODE_2D) in radeon_bo_set_metadata()
|
/third_party/mesa3d/src/gallium/drivers/radeonsi/ |
D | si_sdma_copy_image.c | 239 unsigned dst_tile_swizzle = dst_mode == RADEON_SURF_MODE_2D ? sdst->surface.tile_swizzle : 0; in cik_sdma_copy_texture() 240 unsigned src_tile_swizzle = src_mode == RADEON_SURF_MODE_2D ? ssrc->surface.tile_swizzle : 0; in cik_sdma_copy_texture()
|
D | si_texture.c | 201 (sscreen->info.gfx_level >= GFX9 || array_mode == RADEON_SURF_MODE_2D)) { in si_init_surface() 1186 return RADEON_SURF_MODE_2D; in si_choose_tiling() 1196 return RADEON_SURF_MODE_2D; in si_choose_tiling() 1235 return RADEON_SURF_MODE_2D; in si_choose_tiling()
|
D | si_test_image_copy_region.c | 451 [RADEON_SURF_MODE_2D] = "2D_TILED", in print_image_attrs()
|
D | si_clear.c | 502 tex->surface.u.legacy.level[0].mode == RADEON_SURF_MODE_2D); in si_set_optimal_micro_tile_mode()
|
D | si_descriptors.c | 318 if (sscreen->info.gfx_level >= GFX9 || base_level_info->mode == RADEON_SURF_MODE_2D) in si_set_mutable_tex_desc_fields() 327 assert(base_level_info->mode == RADEON_SURF_MODE_2D); in si_set_mutable_tex_desc_fields()
|
D | radeon_uvd.c | 1452 case RADEON_SURF_MODE_2D: in si_uvd_set_dt_surfaces()
|
D | si_state.c | 3404 if (level_info->mode == RADEON_SURF_MODE_2D) in si_emit_framebuffer_state()
|
/third_party/mesa3d/src/gallium/drivers/r600/ |
D | r600_texture.c | 281 metadata->u.legacy.macrotile = surface->u.legacy.level[0].mode >= RADEON_SURF_MODE_2D ? in r600_texture_init_metadata() 307 *array_mode = RADEON_SURF_MODE_2D; in r600_surface_import_metadata() 638 flags, bpe, RADEON_SURF_MODE_2D, &fmask)) { in r600_texture_get_fmask_info() 643 assert(fmask.u.legacy.level[0].mode == RADEON_SURF_MODE_2D); in r600_texture_get_fmask_info() 1035 return RADEON_SURF_MODE_2D; in r600_choose_tiling() 1081 return RADEON_SURF_MODE_2D; in r600_choose_tiling()
|
D | r600_test_dma.c | 150 case RADEON_SURF_MODE_2D: in array_mode_to_string()
|
D | r600_state.c | 749 case RADEON_SURF_MODE_2D: in r600_create_sampler_view_custom() 850 case RADEON_SURF_MODE_2D: in r600_init_color_surface() 1056 case RADEON_SURF_MODE_2D: in r600_init_depth_surface() 2846 case RADEON_SURF_MODE_2D: return V_0280A0_ARRAY_2D_TILED_THIN1; in r600_array_mode()
|
D | evergreen_state.c | 44 case RADEON_SURF_MODE_2D: return V_028C70_ARRAY_2D_TILED_THIN1; in evergreen_array_mode() 807 case RADEON_SURF_MODE_2D: in evergreen_fill_tex_resource_words() 1157 case RADEON_SURF_MODE_2D: in evergreen_set_color_surface_common() 1372 case RADEON_SURF_MODE_2D: in evergreen_init_depth_surface()
|
D | radeon_uvd.c | 1219 case RADEON_SURF_MODE_2D: in ruvd_set_dt_surfaces()
|
/third_party/mesa3d/src/amd/common/ |
D | ac_surface.c | 710 surf_level->mode = RADEON_SURF_MODE_2D; in gfx6_compute_level() 817 if (!is_stencil && AddrSurfInfoIn->flags.depth && surf_level->mode == RADEON_SURF_MODE_2D && in gfx6_compute_level() 927 surf->u.legacy.level[0].mode == RADEON_SURF_MODE_2D && in gfx6_surface_settings() 1048 mode = RADEON_SURF_MODE_2D; in gfx6_compute_surface() 1065 case RADEON_SURF_MODE_2D: in gfx6_compute_surface() 2298 case RADEON_SURF_MODE_2D: in gfx9_compute_surface() 2635 surf->u.gfx9.swizzle_mode > 0 ? RADEON_SURF_MODE_2D : RADEON_SURF_MODE_LINEAR_ALIGNED; in ac_surface_set_bo_metadata() 2646 *mode = RADEON_SURF_MODE_2D; in ac_surface_set_bo_metadata() 2683 if (surf->u.legacy.level[0].mode >= RADEON_SURF_MODE_2D) in ac_surface_get_bo_metadata()
|
D | ac_surface.h | 57 RADEON_SURF_MODE_2D = 3, enumerator
|
D | ac_surface_modifier_test.c | 255 int r = ac_compute_surface(addrlib, info, &config, RADEON_SURF_MODE_2D, &surf); in test_modifier()
|
/third_party/mesa3d/src/amd/vulkan/ |
D | radv_image.c | 52 return RADEON_SURF_MODE_2D; in radv_choose_tiling() 65 return RADEON_SURF_MODE_2D; in radv_choose_tiling() 428 surface->flags |= RADEON_SURF_SET(RADEON_SURF_MODE_2D, MODE); in radv_patch_surface_from_metadata() 442 surface->flags |= RADEON_SURF_SET(RADEON_SURF_MODE_2D, MODE); in radv_patch_surface_from_metadata() 788 if (gfx_level >= GFX9 || base_level_info->mode == RADEON_SURF_MODE_2D) in si_set_mutable_tex_desc_fields() 1392 metadata->u.legacy.macrotile = surface->u.legacy.level[0].mode >= RADEON_SURF_MODE_2D in radv_init_metadata()
|
D | radv_device.c | 6297 if (level_info->mode == RADEON_SURF_MODE_2D) in radv_initialise_color_surface()
|