1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3 * pci.h
4 *
5 * PCI defines and function prototypes
6 * Copyright 1994, Drew Eckhardt
7 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
8 *
9 * PCI Express ASPM defines and function prototypes
10 * Copyright (c) 2007 Intel Corp.
11 * Zhang Yanmin (yanmin.zhang@intel.com)
12 * Shaohua Li (shaohua.li@intel.com)
13 *
14 * For more information, please consult the following manuals (look at
15 * http://www.pcisig.com/ for how to get them):
16 *
17 * PCI BIOS Specification
18 * PCI Local Bus Specification
19 * PCI to PCI Bridge Specification
20 * PCI Express Specification
21 * PCI System Design Guide
22 */
23 #ifndef LINUX_PCI_H
24 #define LINUX_PCI_H
25
26
27 #include <linux/mod_devicetable.h>
28
29 #include <linux/types.h>
30 #include <linux/init.h>
31 #include <linux/ioport.h>
32 #include <linux/list.h>
33 #include <linux/compiler.h>
34 #include <linux/errno.h>
35 #include <linux/kobject.h>
36 #include <linux/atomic.h>
37 #include <linux/device.h>
38 #include <linux/interrupt.h>
39 #include <linux/io.h>
40 #include <linux/resource_ext.h>
41 #include <uapi/linux/pci.h>
42
43 #include <linux/pci_ids.h>
44
45 #define PCI_STATUS_ERROR_BITS (PCI_STATUS_DETECTED_PARITY | \
46 PCI_STATUS_SIG_SYSTEM_ERROR | \
47 PCI_STATUS_REC_MASTER_ABORT | \
48 PCI_STATUS_REC_TARGET_ABORT | \
49 PCI_STATUS_SIG_TARGET_ABORT | \
50 PCI_STATUS_PARITY)
51
52 /*
53 * The PCI interface treats multi-function devices as independent
54 * devices. The slot/function address of each device is encoded
55 * in a single byte as follows:
56 *
57 * 7:3 = slot
58 * 2:0 = function
59 *
60 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
61 * In the interest of not exposing interfaces to user-space unnecessarily,
62 * the following kernel-only defines are being added here.
63 */
64 #define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
65 /* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
66 #define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
67
68 /* pci_slot represents a physical slot */
69 struct pci_slot {
70 struct pci_bus *bus; /* Bus this slot is on */
71 struct list_head list; /* Node in list of slots */
72 struct hotplug_slot *hotplug; /* Hotplug info (move here) */
73 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
74 struct kobject kobj;
75 };
76
pci_slot_name(const struct pci_slot * slot)77 static inline const char *pci_slot_name(const struct pci_slot *slot)
78 {
79 return kobject_name(&slot->kobj);
80 }
81
82 /* File state for mmap()s on /proc/bus/pci/X/Y */
83 enum pci_mmap_state {
84 pci_mmap_io,
85 pci_mmap_mem
86 };
87
88 /* For PCI devices, the region numbers are assigned this way: */
89 enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = PCI_STD_RESOURCES + PCI_STD_NUM_BARS - 1,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
97 /* Device-specific resources */
98 #ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101 #endif
102
103 /* PCI-to-PCI (P2P) bridge windows */
104 #define PCI_BRIDGE_IO_WINDOW (PCI_BRIDGE_RESOURCES + 0)
105 #define PCI_BRIDGE_MEM_WINDOW (PCI_BRIDGE_RESOURCES + 1)
106 #define PCI_BRIDGE_PREF_MEM_WINDOW (PCI_BRIDGE_RESOURCES + 2)
107
108 /* CardBus bridge windows */
109 #define PCI_CB_BRIDGE_IO_0_WINDOW (PCI_BRIDGE_RESOURCES + 0)
110 #define PCI_CB_BRIDGE_IO_1_WINDOW (PCI_BRIDGE_RESOURCES + 1)
111 #define PCI_CB_BRIDGE_MEM_0_WINDOW (PCI_BRIDGE_RESOURCES + 2)
112 #define PCI_CB_BRIDGE_MEM_1_WINDOW (PCI_BRIDGE_RESOURCES + 3)
113
114 /* Total number of bridge resources for P2P and CardBus */
115 #define PCI_BRIDGE_RESOURCE_NUM 4
116
117 /* Resources assigned to buses behind the bridge */
118 PCI_BRIDGE_RESOURCES,
119 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
120 PCI_BRIDGE_RESOURCE_NUM - 1,
121
122 /* Total resources associated with a PCI device */
123 PCI_NUM_RESOURCES,
124
125 /* Preserve this for compatibility */
126 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
127 };
128
129 /**
130 * enum pci_interrupt_pin - PCI INTx interrupt values
131 * @PCI_INTERRUPT_UNKNOWN: Unknown or unassigned interrupt
132 * @PCI_INTERRUPT_INTA: PCI INTA pin
133 * @PCI_INTERRUPT_INTB: PCI INTB pin
134 * @PCI_INTERRUPT_INTC: PCI INTC pin
135 * @PCI_INTERRUPT_INTD: PCI INTD pin
136 *
137 * Corresponds to values for legacy PCI INTx interrupts, as can be found in the
138 * PCI_INTERRUPT_PIN register.
139 */
140 enum pci_interrupt_pin {
141 PCI_INTERRUPT_UNKNOWN,
142 PCI_INTERRUPT_INTA,
143 PCI_INTERRUPT_INTB,
144 PCI_INTERRUPT_INTC,
145 PCI_INTERRUPT_INTD,
146 };
147
148 /* The number of legacy PCI INTx interrupts */
149 #define PCI_NUM_INTX 4
150
151 /*
152 * pci_power_t values must match the bits in the Capabilities PME_Support
153 * and Control/Status PowerState fields in the Power Management capability.
154 */
155 typedef int __bitwise pci_power_t;
156
157 #define PCI_D0 ((pci_power_t __force) 0)
158 #define PCI_D1 ((pci_power_t __force) 1)
159 #define PCI_D2 ((pci_power_t __force) 2)
160 #define PCI_D3hot ((pci_power_t __force) 3)
161 #define PCI_D3cold ((pci_power_t __force) 4)
162 #define PCI_UNKNOWN ((pci_power_t __force) 5)
163 #define PCI_POWER_ERROR ((pci_power_t __force) -1)
164
165 /* Remember to update this when the list above changes! */
166 extern const char *pci_power_names[];
167
pci_power_name(pci_power_t state)168 static inline const char *pci_power_name(pci_power_t state)
169 {
170 return pci_power_names[1 + (__force int) state];
171 }
172
173 /**
174 * typedef pci_channel_state_t
175 *
176 * The pci_channel state describes connectivity between the CPU and
177 * the PCI device. If some PCI bus between here and the PCI device
178 * has crashed or locked up, this info is reflected here.
179 */
180 typedef unsigned int __bitwise pci_channel_state_t;
181
182 enum {
183 /* I/O channel is in normal state */
184 pci_channel_io_normal = (__force pci_channel_state_t) 1,
185
186 /* I/O to channel is blocked */
187 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
188
189 /* PCI card is dead */
190 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
191 };
192
193 typedef unsigned int __bitwise pcie_reset_state_t;
194
195 enum pcie_reset_state {
196 /* Reset is NOT asserted (Use to deassert reset) */
197 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
198
199 /* Use #PERST to reset PCIe device */
200 pcie_warm_reset = (__force pcie_reset_state_t) 2,
201
202 /* Use PCIe Hot Reset to reset device */
203 pcie_hot_reset = (__force pcie_reset_state_t) 3
204 };
205
206 typedef unsigned short __bitwise pci_dev_flags_t;
207 enum pci_dev_flags {
208 /* INTX_DISABLE in PCI_COMMAND register disables MSI too */
209 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
210 /* Device configuration is irrevocably lost if disabled into D3 */
211 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
212 /* Provide indication device is assigned by a Virtual Machine Manager */
213 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
214 /* Flag for quirk use to store if quirk-specific ACS is enabled */
215 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
216 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
217 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
218 /* Do not use bus resets for device */
219 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
220 /* Do not use PM reset even if device advertises NoSoftRst- */
221 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
222 /* Get VPD from function 0 VPD */
223 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
224 /* A non-root bridge where translation occurs, stop alias search here */
225 PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT = (__force pci_dev_flags_t) (1 << 9),
226 /* Do not use FLR even if device advertises PCI_AF_CAP */
227 PCI_DEV_FLAGS_NO_FLR_RESET = (__force pci_dev_flags_t) (1 << 10),
228 /* Don't use Relaxed Ordering for TLPs directed at this device */
229 PCI_DEV_FLAGS_NO_RELAXED_ORDERING = (__force pci_dev_flags_t) (1 << 11),
230 /* Device does honor MSI masking despite saying otherwise */
231 PCI_DEV_FLAGS_HAS_MSI_MASKING = (__force pci_dev_flags_t) (1 << 12),
232 };
233
234 enum pci_irq_reroute_variant {
235 INTEL_IRQ_REROUTE_VARIANT = 1,
236 MAX_IRQ_REROUTE_VARIANTS = 3
237 };
238
239 typedef unsigned short __bitwise pci_bus_flags_t;
240 enum pci_bus_flags {
241 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
242 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
243 PCI_BUS_FLAGS_NO_AERSID = (__force pci_bus_flags_t) 4,
244 PCI_BUS_FLAGS_NO_EXTCFG = (__force pci_bus_flags_t) 8,
245 };
246
247 /* Values from Link Status register, PCIe r3.1, sec 7.8.8 */
248 enum pcie_link_width {
249 PCIE_LNK_WIDTH_RESRV = 0x00,
250 PCIE_LNK_X1 = 0x01,
251 PCIE_LNK_X2 = 0x02,
252 PCIE_LNK_X4 = 0x04,
253 PCIE_LNK_X8 = 0x08,
254 PCIE_LNK_X12 = 0x0c,
255 PCIE_LNK_X16 = 0x10,
256 PCIE_LNK_X32 = 0x20,
257 PCIE_LNK_WIDTH_UNKNOWN = 0xff,
258 };
259
260 /* See matching string table in pci_speed_string() */
261 enum pci_bus_speed {
262 PCI_SPEED_33MHz = 0x00,
263 PCI_SPEED_66MHz = 0x01,
264 PCI_SPEED_66MHz_PCIX = 0x02,
265 PCI_SPEED_100MHz_PCIX = 0x03,
266 PCI_SPEED_133MHz_PCIX = 0x04,
267 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
268 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
269 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
270 PCI_SPEED_66MHz_PCIX_266 = 0x09,
271 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
272 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
273 AGP_UNKNOWN = 0x0c,
274 AGP_1X = 0x0d,
275 AGP_2X = 0x0e,
276 AGP_4X = 0x0f,
277 AGP_8X = 0x10,
278 PCI_SPEED_66MHz_PCIX_533 = 0x11,
279 PCI_SPEED_100MHz_PCIX_533 = 0x12,
280 PCI_SPEED_133MHz_PCIX_533 = 0x13,
281 PCIE_SPEED_2_5GT = 0x14,
282 PCIE_SPEED_5_0GT = 0x15,
283 PCIE_SPEED_8_0GT = 0x16,
284 PCIE_SPEED_16_0GT = 0x17,
285 PCIE_SPEED_32_0GT = 0x18,
286 PCI_SPEED_UNKNOWN = 0xff,
287 };
288
289 enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev);
290 enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev);
291
292 struct pci_cap_saved_data {
293 u16 cap_nr;
294 bool cap_extended;
295 unsigned int size;
296 u32 data[];
297 };
298
299 struct pci_cap_saved_state {
300 struct hlist_node next;
301 struct pci_cap_saved_data cap;
302 };
303
304 struct irq_affinity;
305 struct pcie_link_state;
306 struct pci_vpd;
307 struct pci_sriov;
308 struct pci_p2pdma;
309
310 /* The pci_dev structure describes PCI devices */
311 struct pci_dev {
312 struct list_head bus_list; /* Node in per-bus list */
313 struct pci_bus *bus; /* Bus this device is on */
314 struct pci_bus *subordinate; /* Bus this device bridges to */
315
316 void *sysdata; /* Hook for sys-specific extension */
317 struct proc_dir_entry *procent; /* Device entry in /proc/bus/pci */
318 struct pci_slot *slot; /* Physical slot this device is in */
319
320 unsigned int devfn; /* Encoded device & function index */
321 unsigned short vendor;
322 unsigned short device;
323 unsigned short subsystem_vendor;
324 unsigned short subsystem_device;
325 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
326 u8 revision; /* PCI revision, low byte of class word */
327 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
328 #ifdef CONFIG_PCIEAER
329 u16 aer_cap; /* AER capability offset */
330 struct aer_stats *aer_stats; /* AER stats for this device */
331 #endif
332 u8 pcie_cap; /* PCIe capability offset */
333 u8 msi_cap; /* MSI capability offset */
334 u8 msix_cap; /* MSI-X capability offset */
335 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
336 u8 rom_base_reg; /* Config register controlling ROM */
337 u8 pin; /* Interrupt pin this device uses */
338 u16 pcie_flags_reg; /* Cached PCIe Capabilities Register */
339 unsigned long *dma_alias_mask;/* Mask of enabled devfn aliases */
340
341 struct pci_driver *driver; /* Driver bound to this device */
342 u64 dma_mask; /* Mask of the bits of bus address this
343 device implements. Normally this is
344 0xffffffff. You only need to change
345 this if your device has broken DMA
346 or supports 64-bit transfers. */
347
348 struct device_dma_parameters dma_parms;
349
350 pci_power_t current_state; /* Current operating state. In ACPI,
351 this is D0-D3, D0 being fully
352 functional, and D3 being off. */
353 unsigned int imm_ready:1; /* Supports Immediate Readiness */
354 u8 pm_cap; /* PM capability offset */
355 unsigned int pme_support:5; /* Bitmask of states from which PME#
356 can be generated */
357 unsigned int pme_poll:1; /* Poll device's PME status bit */
358 unsigned int d1_support:1; /* Low power state D1 is supported */
359 unsigned int d2_support:1; /* Low power state D2 is supported */
360 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
361 unsigned int no_d3cold:1; /* D3cold is forbidden */
362 unsigned int bridge_d3:1; /* Allow D3 for bridge */
363 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
364 unsigned int mmio_always_on:1; /* Disallow turning off io/mem
365 decoding during BAR sizing */
366 unsigned int wakeup_prepared:1;
367 unsigned int runtime_d3cold:1; /* Whether go through runtime
368 D3cold, not set for devices
369 powered on/off by the
370 corresponding bridge */
371 unsigned int skip_bus_pm:1; /* Internal: Skip bus-level PM */
372 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
373 unsigned int hotplug_user_indicators:1; /* SlotCtl indicators
374 controlled exclusively by
375 user sysfs */
376 unsigned int clear_retrain_link:1; /* Need to clear Retrain Link
377 bit manually */
378 unsigned int d3hot_delay; /* D3hot->D0 transition time in ms */
379 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
380
381 #ifdef CONFIG_PCIEASPM
382 struct pcie_link_state *link_state; /* ASPM link state */
383 unsigned int ltr_path:1; /* Latency Tolerance Reporting
384 supported from root to here */
385 int l1ss; /* L1SS Capability pointer */
386 #endif
387 unsigned int eetlp_prefix_path:1; /* End-to-End TLP Prefix */
388
389 pci_channel_state_t error_state; /* Current connectivity state */
390 struct device dev; /* Generic device interface */
391
392 int cfg_size; /* Size of config space */
393
394 /*
395 * Instead of touching interrupt line and base address registers
396 * directly, use the values stored here. They might be different!
397 */
398 unsigned int irq;
399 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
400
401 bool match_driver; /* Skip attaching driver */
402
403 unsigned int transparent:1; /* Subtractive decode bridge */
404 unsigned int io_window:1; /* Bridge has I/O window */
405 unsigned int pref_window:1; /* Bridge has pref mem window */
406 unsigned int pref_64_window:1; /* Pref mem window is 64-bit */
407 unsigned int multifunction:1; /* Multi-function device */
408
409 unsigned int is_busmaster:1; /* Is busmaster */
410 unsigned int no_msi:1; /* May not use MSI */
411 unsigned int no_64bit_msi:1; /* May only use 32-bit MSIs */
412 unsigned int block_cfg_access:1; /* Config space access blocked */
413 unsigned int broken_parity_status:1; /* Generates false positive parity */
414 unsigned int irq_reroute_variant:2; /* Needs IRQ rerouting variant */
415 unsigned int msi_enabled:1;
416 unsigned int msix_enabled:1;
417 unsigned int ari_enabled:1; /* ARI forwarding */
418 unsigned int ats_enabled:1; /* Address Translation Svc */
419 unsigned int pasid_enabled:1; /* Process Address Space ID */
420 unsigned int pri_enabled:1; /* Page Request Interface */
421 unsigned int is_managed:1;
422 unsigned int needs_freset:1; /* Requires fundamental reset */
423 unsigned int state_saved:1;
424 unsigned int is_physfn:1;
425 unsigned int is_virtfn:1;
426 unsigned int reset_fn:1;
427 unsigned int is_hotplug_bridge:1;
428 unsigned int shpc_managed:1; /* SHPC owned by shpchp */
429 unsigned int is_thunderbolt:1; /* Thunderbolt controller */
430 /*
431 * Devices marked being untrusted are the ones that can potentially
432 * execute DMA attacks and similar. They are typically connected
433 * through external ports such as Thunderbolt but not limited to
434 * that. When an IOMMU is enabled they should be getting full
435 * mappings to make sure they cannot access arbitrary memory.
436 */
437 unsigned int untrusted:1;
438 /*
439 * Info from the platform, e.g., ACPI or device tree, may mark a
440 * device as "external-facing". An external-facing device is
441 * itself internal but devices downstream from it are external.
442 */
443 unsigned int external_facing:1;
444 unsigned int broken_intx_masking:1; /* INTx masking can't be used */
445 unsigned int io_window_1k:1; /* Intel bridge 1K I/O windows */
446 unsigned int irq_managed:1;
447 unsigned int non_compliant_bars:1; /* Broken BARs; ignore them */
448 unsigned int is_probed:1; /* Device probing in progress */
449 unsigned int link_active_reporting:1;/* Device capable of reporting link active */
450 unsigned int no_vf_scan:1; /* Don't scan for VFs after IOV enablement */
451 unsigned int no_command_memory:1; /* No PCI_COMMAND_MEMORY */
452 pci_dev_flags_t dev_flags;
453 atomic_t enable_cnt; /* pci_enable_device has been called */
454
455 u32 saved_config_space[16]; /* Config space saved at suspend time */
456 struct hlist_head saved_cap_space;
457 struct bin_attribute *rom_attr; /* Attribute descriptor for sysfs ROM entry */
458 int rom_attr_enabled; /* Display of ROM attribute enabled? */
459 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
460 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
461
462 #ifdef CONFIG_HOTPLUG_PCI_PCIE
463 unsigned int broken_cmd_compl:1; /* No compl for some cmds */
464 #endif
465 #ifdef CONFIG_PCIE_PTM
466 unsigned int ptm_root:1;
467 unsigned int ptm_enabled:1;
468 u8 ptm_granularity;
469 #endif
470 #ifdef CONFIG_PCI_MSI
471 const struct attribute_group **msi_irq_groups;
472 #endif
473 struct pci_vpd *vpd;
474 #ifdef CONFIG_PCIE_DPC
475 u16 dpc_cap;
476 unsigned int dpc_rp_extensions:1;
477 u8 dpc_rp_log_size;
478 #endif
479 #ifdef CONFIG_PCI_ATS
480 union {
481 struct pci_sriov *sriov; /* PF: SR-IOV info */
482 struct pci_dev *physfn; /* VF: related PF */
483 };
484 u16 ats_cap; /* ATS Capability offset */
485 u8 ats_stu; /* ATS Smallest Translation Unit */
486 #endif
487 #ifdef CONFIG_PCI_PRI
488 u16 pri_cap; /* PRI Capability offset */
489 u32 pri_reqs_alloc; /* Number of PRI requests allocated */
490 unsigned int pasid_required:1; /* PRG Response PASID Required */
491 #endif
492 #ifdef CONFIG_PCI_PASID
493 u16 pasid_cap; /* PASID Capability offset */
494 u16 pasid_features;
495 #endif
496 #ifdef CONFIG_PCI_P2PDMA
497 struct pci_p2pdma *p2pdma;
498 #endif
499 u16 acs_cap; /* ACS Capability offset */
500 phys_addr_t rom; /* Physical address if not from BAR */
501 size_t romlen; /* Length if not from BAR */
502 char *driver_override; /* Driver name to force a match */
503
504 unsigned long priv_flags; /* Private flags for the PCI driver */
505 };
506
pci_physfn(struct pci_dev * dev)507 static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
508 {
509 #ifdef CONFIG_PCI_IOV
510 if (dev->is_virtfn)
511 dev = dev->physfn;
512 #endif
513 return dev;
514 }
515
516 struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
517
518 #define to_pci_dev(n) container_of(n, struct pci_dev, dev)
519 #define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
520
pci_channel_offline(struct pci_dev * pdev)521 static inline int pci_channel_offline(struct pci_dev *pdev)
522 {
523 return (pdev->error_state != pci_channel_io_normal);
524 }
525
526 struct pci_host_bridge {
527 struct device dev;
528 struct pci_bus *bus; /* Root bus */
529 struct pci_ops *ops;
530 struct pci_ops *child_ops;
531 void *sysdata;
532 int busnr;
533 struct list_head windows; /* resource_entry */
534 struct list_head dma_ranges; /* dma ranges resource list */
535 u8 (*swizzle_irq)(struct pci_dev *, u8 *); /* Platform IRQ swizzler */
536 int (*map_irq)(const struct pci_dev *, u8, u8);
537 void (*release_fn)(struct pci_host_bridge *);
538 void *release_data;
539 struct msi_controller *msi;
540 unsigned int ignore_reset_delay:1; /* For entire hierarchy */
541 unsigned int no_ext_tags:1; /* No Extended Tags */
542 unsigned int no_inc_mrrs:1; /* No Increase MRRS */
543 unsigned int native_aer:1; /* OS may use PCIe AER */
544 unsigned int native_pcie_hotplug:1; /* OS may use PCIe hotplug */
545 unsigned int native_shpc_hotplug:1; /* OS may use SHPC hotplug */
546 unsigned int native_pme:1; /* OS may use PCIe PME */
547 unsigned int native_ltr:1; /* OS may use PCIe LTR */
548 unsigned int native_dpc:1; /* OS may use PCIe DPC */
549 unsigned int preserve_config:1; /* Preserve FW resource setup */
550 unsigned int size_windows:1; /* Enable root bus sizing */
551
552 /* Resource alignment requirements */
553 resource_size_t (*align_resource)(struct pci_dev *dev,
554 const struct resource *res,
555 resource_size_t start,
556 resource_size_t size,
557 resource_size_t align);
558 unsigned long private[] ____cacheline_aligned;
559 };
560
561 #define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
562
pci_host_bridge_priv(struct pci_host_bridge * bridge)563 static inline void *pci_host_bridge_priv(struct pci_host_bridge *bridge)
564 {
565 return (void *)bridge->private;
566 }
567
pci_host_bridge_from_priv(void * priv)568 static inline struct pci_host_bridge *pci_host_bridge_from_priv(void *priv)
569 {
570 return container_of(priv, struct pci_host_bridge, private);
571 }
572
573 struct pci_host_bridge *pci_alloc_host_bridge(size_t priv);
574 struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
575 size_t priv);
576 void pci_free_host_bridge(struct pci_host_bridge *bridge);
577 struct pci_host_bridge *pci_find_host_bridge(struct pci_bus *bus);
578
579 void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
580 void (*release_fn)(struct pci_host_bridge *),
581 void *release_data);
582
583 int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
584
585 /*
586 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
587 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
588 * buses below host bridges or subtractive decode bridges) go in the list.
589 * Use pci_bus_for_each_resource() to iterate through all the resources.
590 */
591
592 /*
593 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
594 * and there's no way to program the bridge with the details of the window.
595 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
596 * decode bit set, because they are explicit and can be programmed with _SRS.
597 */
598 #define PCI_SUBTRACTIVE_DECODE 0x1
599
600 struct pci_bus_resource {
601 struct list_head list;
602 struct resource *res;
603 unsigned int flags;
604 };
605
606 #define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
607
608 struct pci_bus {
609 struct list_head node; /* Node in list of buses */
610 struct pci_bus *parent; /* Parent bus this bridge is on */
611 struct list_head children; /* List of child buses */
612 struct list_head devices; /* List of devices on this bus */
613 struct pci_dev *self; /* Bridge device as seen by parent */
614 struct list_head slots; /* List of slots on this bus;
615 protected by pci_slot_mutex */
616 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
617 struct list_head resources; /* Address space routed to this bus */
618 struct resource busn_res; /* Bus numbers routed to this bus */
619
620 struct pci_ops *ops; /* Configuration access functions */
621 struct pci_ops *backup_ops;
622 struct msi_controller *msi; /* MSI controller */
623 void *sysdata; /* Hook for sys-specific extension */
624 struct proc_dir_entry *procdir; /* Directory entry in /proc/bus/pci */
625
626 unsigned char number; /* Bus number */
627 unsigned char primary; /* Number of primary bridge */
628 unsigned char max_bus_speed; /* enum pci_bus_speed */
629 unsigned char cur_bus_speed; /* enum pci_bus_speed */
630 #ifdef CONFIG_PCI_DOMAINS_GENERIC
631 int domain_nr;
632 #endif
633
634 char name[48];
635
636 unsigned short bridge_ctl; /* Manage NO_ISA/FBB/et al behaviors */
637 pci_bus_flags_t bus_flags; /* Inherited by child buses */
638 struct device *bridge;
639 struct device dev;
640 struct bin_attribute *legacy_io; /* Legacy I/O for this bus */
641 struct bin_attribute *legacy_mem; /* Legacy mem */
642 unsigned int is_added:1;
643 unsigned int unsafe_warn:1; /* warned about RW1C config write */
644 };
645
646 #define to_pci_bus(n) container_of(n, struct pci_bus, dev)
647
pci_dev_id(struct pci_dev * dev)648 static inline u16 pci_dev_id(struct pci_dev *dev)
649 {
650 return PCI_DEVID(dev->bus->number, dev->devfn);
651 }
652
653 /*
654 * Returns true if the PCI bus is root (behind host-PCI bridge),
655 * false otherwise
656 *
657 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
658 * This is incorrect because "virtual" buses added for SR-IOV (via
659 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
660 */
pci_is_root_bus(struct pci_bus * pbus)661 static inline bool pci_is_root_bus(struct pci_bus *pbus)
662 {
663 return !(pbus->parent);
664 }
665
666 /**
667 * pci_is_bridge - check if the PCI device is a bridge
668 * @dev: PCI device
669 *
670 * Return true if the PCI device is bridge whether it has subordinate
671 * or not.
672 */
pci_is_bridge(struct pci_dev * dev)673 static inline bool pci_is_bridge(struct pci_dev *dev)
674 {
675 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
676 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
677 }
678
679 #define for_each_pci_bridge(dev, bus) \
680 list_for_each_entry(dev, &bus->devices, bus_list) \
681 if (!pci_is_bridge(dev)) {} else
682
pci_upstream_bridge(struct pci_dev * dev)683 static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
684 {
685 dev = pci_physfn(dev);
686 if (pci_is_root_bus(dev->bus))
687 return NULL;
688
689 return dev->bus->self;
690 }
691
692 #ifdef CONFIG_PCI_MSI
pci_dev_msi_enabled(struct pci_dev * pci_dev)693 static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
694 {
695 return pci_dev->msi_enabled || pci_dev->msix_enabled;
696 }
697 #else
pci_dev_msi_enabled(struct pci_dev * pci_dev)698 static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
699 #endif
700
701 /* Error values that may be returned by PCI functions */
702 #define PCIBIOS_SUCCESSFUL 0x00
703 #define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
704 #define PCIBIOS_BAD_VENDOR_ID 0x83
705 #define PCIBIOS_DEVICE_NOT_FOUND 0x86
706 #define PCIBIOS_BAD_REGISTER_NUMBER 0x87
707 #define PCIBIOS_SET_FAILED 0x88
708 #define PCIBIOS_BUFFER_TOO_SMALL 0x89
709
710 /* Translate above to generic errno for passing back through non-PCI code */
pcibios_err_to_errno(int err)711 static inline int pcibios_err_to_errno(int err)
712 {
713 if (err <= PCIBIOS_SUCCESSFUL)
714 return err; /* Assume already errno */
715
716 switch (err) {
717 case PCIBIOS_FUNC_NOT_SUPPORTED:
718 return -ENOENT;
719 case PCIBIOS_BAD_VENDOR_ID:
720 return -ENOTTY;
721 case PCIBIOS_DEVICE_NOT_FOUND:
722 return -ENODEV;
723 case PCIBIOS_BAD_REGISTER_NUMBER:
724 return -EFAULT;
725 case PCIBIOS_SET_FAILED:
726 return -EIO;
727 case PCIBIOS_BUFFER_TOO_SMALL:
728 return -ENOSPC;
729 }
730
731 return -ERANGE;
732 }
733
734 /* Low-level architecture-dependent routines */
735
736 struct pci_ops {
737 int (*add_bus)(struct pci_bus *bus);
738 void (*remove_bus)(struct pci_bus *bus);
739 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
740 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
741 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
742 };
743
744 /*
745 * ACPI needs to be able to access PCI config space before we've done a
746 * PCI bus scan and created pci_bus structures.
747 */
748 int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
749 int reg, int len, u32 *val);
750 int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
751 int reg, int len, u32 val);
752
753 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
754 typedef u64 pci_bus_addr_t;
755 #else
756 typedef u32 pci_bus_addr_t;
757 #endif
758
759 struct pci_bus_region {
760 pci_bus_addr_t start;
761 pci_bus_addr_t end;
762 };
763
764 struct pci_dynids {
765 spinlock_t lock; /* Protects list, index */
766 struct list_head list; /* For IDs added at runtime */
767 };
768
769
770 /*
771 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
772 * a set of callbacks in struct pci_error_handlers, that device driver
773 * will be notified of PCI bus errors, and will be driven to recovery
774 * when an error occurs.
775 */
776
777 typedef unsigned int __bitwise pci_ers_result_t;
778
779 enum pci_ers_result {
780 /* No result/none/not supported in device driver */
781 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
782
783 /* Device driver can recover without slot reset */
784 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
785
786 /* Device driver wants slot to be reset */
787 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
788
789 /* Device has completely failed, is unrecoverable */
790 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
791
792 /* Device driver is fully recovered and operational */
793 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
794
795 /* No AER capabilities registered for the driver */
796 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
797 };
798
799 /* PCI bus error event callbacks */
800 struct pci_error_handlers {
801 /* PCI bus error detected on this device */
802 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
803 pci_channel_state_t error);
804
805 /* MMIO has been re-enabled, but not DMA */
806 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
807
808 /* PCI slot has been reset */
809 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
810
811 /* PCI function reset prepare or completed */
812 void (*reset_prepare)(struct pci_dev *dev);
813 void (*reset_done)(struct pci_dev *dev);
814
815 /* Device driver may resume normal operations */
816 void (*resume)(struct pci_dev *dev);
817 };
818
819
820 struct module;
821
822 /**
823 * struct pci_driver - PCI driver structure
824 * @node: List of driver structures.
825 * @name: Driver name.
826 * @id_table: Pointer to table of device IDs the driver is
827 * interested in. Most drivers should export this
828 * table using MODULE_DEVICE_TABLE(pci,...).
829 * @probe: This probing function gets called (during execution
830 * of pci_register_driver() for already existing
831 * devices or later if a new device gets inserted) for
832 * all PCI devices which match the ID table and are not
833 * "owned" by the other drivers yet. This function gets
834 * passed a "struct pci_dev \*" for each device whose
835 * entry in the ID table matches the device. The probe
836 * function returns zero when the driver chooses to
837 * take "ownership" of the device or an error code
838 * (negative number) otherwise.
839 * The probe function always gets called from process
840 * context, so it can sleep.
841 * @remove: The remove() function gets called whenever a device
842 * being handled by this driver is removed (either during
843 * deregistration of the driver or when it's manually
844 * pulled out of a hot-pluggable slot).
845 * The remove function always gets called from process
846 * context, so it can sleep.
847 * @suspend: Put device into low power state.
848 * @resume: Wake device from low power state.
849 * (Please see Documentation/power/pci.rst for descriptions
850 * of PCI Power Management and the related functions.)
851 * @shutdown: Hook into reboot_notifier_list (kernel/sys.c).
852 * Intended to stop any idling DMA operations.
853 * Useful for enabling wake-on-lan (NIC) or changing
854 * the power state of a device before reboot.
855 * e.g. drivers/net/e100.c.
856 * @sriov_configure: Optional driver callback to allow configuration of
857 * number of VFs to enable via sysfs "sriov_numvfs" file.
858 * @err_handler: See Documentation/PCI/pci-error-recovery.rst
859 * @groups: Sysfs attribute groups.
860 * @driver: Driver model structure.
861 * @dynids: List of dynamically added device IDs.
862 */
863 struct pci_driver {
864 struct list_head node;
865 const char *name;
866 const struct pci_device_id *id_table; /* Must be non-NULL for probe to be called */
867 int (*probe)(struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
868 void (*remove)(struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
869 int (*suspend)(struct pci_dev *dev, pm_message_t state); /* Device suspended */
870 int (*resume)(struct pci_dev *dev); /* Device woken up */
871 void (*shutdown)(struct pci_dev *dev);
872 int (*sriov_configure)(struct pci_dev *dev, int num_vfs); /* On PF */
873 const struct pci_error_handlers *err_handler;
874 const struct attribute_group **groups;
875 struct device_driver driver;
876 struct pci_dynids dynids;
877 };
878
879 #define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
880
881 /**
882 * PCI_DEVICE - macro used to describe a specific PCI device
883 * @vend: the 16 bit PCI Vendor ID
884 * @dev: the 16 bit PCI Device ID
885 *
886 * This macro is used to create a struct pci_device_id that matches a
887 * specific device. The subvendor and subdevice fields will be set to
888 * PCI_ANY_ID.
889 */
890 #define PCI_DEVICE(vend,dev) \
891 .vendor = (vend), .device = (dev), \
892 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
893
894 /**
895 * PCI_DEVICE_SUB - macro used to describe a specific PCI device with subsystem
896 * @vend: the 16 bit PCI Vendor ID
897 * @dev: the 16 bit PCI Device ID
898 * @subvend: the 16 bit PCI Subvendor ID
899 * @subdev: the 16 bit PCI Subdevice ID
900 *
901 * This macro is used to create a struct pci_device_id that matches a
902 * specific device with subsystem information.
903 */
904 #define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
905 .vendor = (vend), .device = (dev), \
906 .subvendor = (subvend), .subdevice = (subdev)
907
908 /**
909 * PCI_DEVICE_CLASS - macro used to describe a specific PCI device class
910 * @dev_class: the class, subclass, prog-if triple for this device
911 * @dev_class_mask: the class mask for this device
912 *
913 * This macro is used to create a struct pci_device_id that matches a
914 * specific PCI class. The vendor, device, subvendor, and subdevice
915 * fields will be set to PCI_ANY_ID.
916 */
917 #define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
918 .class = (dev_class), .class_mask = (dev_class_mask), \
919 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
920 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
921
922 /**
923 * PCI_VDEVICE - macro used to describe a specific PCI device in short form
924 * @vend: the vendor name
925 * @dev: the 16 bit PCI Device ID
926 *
927 * This macro is used to create a struct pci_device_id that matches a
928 * specific PCI device. The subvendor, and subdevice fields will be set
929 * to PCI_ANY_ID. The macro allows the next field to follow as the device
930 * private data.
931 */
932 #define PCI_VDEVICE(vend, dev) \
933 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
934 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
935
936 /**
937 * PCI_DEVICE_DATA - macro used to describe a specific PCI device in very short form
938 * @vend: the vendor name (without PCI_VENDOR_ID_ prefix)
939 * @dev: the device name (without PCI_DEVICE_ID_<vend>_ prefix)
940 * @data: the driver data to be filled
941 *
942 * This macro is used to create a struct pci_device_id that matches a
943 * specific PCI device. The subvendor, and subdevice fields will be set
944 * to PCI_ANY_ID.
945 */
946 #define PCI_DEVICE_DATA(vend, dev, data) \
947 .vendor = PCI_VENDOR_ID_##vend, .device = PCI_DEVICE_ID_##vend##_##dev, \
948 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0, \
949 .driver_data = (kernel_ulong_t)(data)
950
951 enum {
952 PCI_REASSIGN_ALL_RSRC = 0x00000001, /* Ignore firmware setup */
953 PCI_REASSIGN_ALL_BUS = 0x00000002, /* Reassign all bus numbers */
954 PCI_PROBE_ONLY = 0x00000004, /* Use existing setup */
955 PCI_CAN_SKIP_ISA_ALIGN = 0x00000008, /* Don't do ISA alignment */
956 PCI_ENABLE_PROC_DOMAINS = 0x00000010, /* Enable domains in /proc */
957 PCI_COMPAT_DOMAIN_0 = 0x00000020, /* ... except domain 0 */
958 PCI_SCAN_ALL_PCIE_DEVS = 0x00000040, /* Scan all, not just dev 0 */
959 };
960
961 #define PCI_IRQ_LEGACY (1 << 0) /* Allow legacy interrupts */
962 #define PCI_IRQ_MSI (1 << 1) /* Allow MSI interrupts */
963 #define PCI_IRQ_MSIX (1 << 2) /* Allow MSI-X interrupts */
964 #define PCI_IRQ_AFFINITY (1 << 3) /* Auto-assign affinity */
965
966 /* These external functions are only available when PCI support is enabled */
967 #ifdef CONFIG_PCI
968
969 extern unsigned int pci_flags;
970
pci_set_flags(int flags)971 static inline void pci_set_flags(int flags) { pci_flags = flags; }
pci_add_flags(int flags)972 static inline void pci_add_flags(int flags) { pci_flags |= flags; }
pci_clear_flags(int flags)973 static inline void pci_clear_flags(int flags) { pci_flags &= ~flags; }
pci_has_flag(int flag)974 static inline int pci_has_flag(int flag) { return pci_flags & flag; }
975
976 void pcie_bus_configure_settings(struct pci_bus *bus);
977
978 enum pcie_bus_config_types {
979 PCIE_BUS_TUNE_OFF, /* Don't touch MPS at all */
980 PCIE_BUS_DEFAULT, /* Ensure MPS matches upstream bridge */
981 PCIE_BUS_SAFE, /* Use largest MPS boot-time devices support */
982 PCIE_BUS_PERFORMANCE, /* Use MPS and MRRS for best performance */
983 PCIE_BUS_PEER2PEER, /* Set MPS = 128 for all devices */
984 };
985
986 extern enum pcie_bus_config_types pcie_bus_config;
987
988 extern struct bus_type pci_bus_type;
989
990 /* Do NOT directly access these two variables, unless you are arch-specific PCI
991 * code, or PCI core code. */
992 extern struct list_head pci_root_buses; /* List of all known PCI buses */
993 /* Some device drivers need know if PCI is initiated */
994 int no_pci_devices(void);
995
996 void pcibios_resource_survey_bus(struct pci_bus *bus);
997 void pcibios_bus_add_device(struct pci_dev *pdev);
998 void pcibios_add_bus(struct pci_bus *bus);
999 void pcibios_remove_bus(struct pci_bus *bus);
1000 void pcibios_fixup_bus(struct pci_bus *);
1001 int __must_check pcibios_enable_device(struct pci_dev *, int mask);
1002 /* Architecture-specific versions may override this (weak) */
1003 char *pcibios_setup(char *str);
1004
1005 /* Used only when drivers/pci/setup.c is used */
1006 resource_size_t pcibios_align_resource(void *, const struct resource *,
1007 resource_size_t,
1008 resource_size_t);
1009
1010 /* Weak but can be overridden by arch */
1011 void pci_fixup_cardbus(struct pci_bus *);
1012
1013 /* Generic PCI functions used internally */
1014
1015 void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
1016 struct resource *res);
1017 void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
1018 struct pci_bus_region *region);
1019 void pcibios_scan_specific_bus(int busn);
1020 struct pci_bus *pci_find_bus(int domain, int busnr);
1021 void pci_bus_add_devices(const struct pci_bus *bus);
1022 struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
1023 struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1024 struct pci_ops *ops, void *sysdata,
1025 struct list_head *resources);
1026 int pci_host_probe(struct pci_host_bridge *bridge);
1027 int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
1028 int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
1029 void pci_bus_release_busn_res(struct pci_bus *b);
1030 struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
1031 struct pci_ops *ops, void *sysdata,
1032 struct list_head *resources);
1033 int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge);
1034 struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
1035 int busnr);
1036 struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
1037 const char *name,
1038 struct hotplug_slot *hotplug);
1039 void pci_destroy_slot(struct pci_slot *slot);
1040 #ifdef CONFIG_SYSFS
1041 void pci_dev_assign_slot(struct pci_dev *dev);
1042 #else
pci_dev_assign_slot(struct pci_dev * dev)1043 static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
1044 #endif
1045 int pci_scan_slot(struct pci_bus *bus, int devfn);
1046 struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
1047 void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1048 unsigned int pci_scan_child_bus(struct pci_bus *bus);
1049 void pci_bus_add_device(struct pci_dev *dev);
1050 void pci_read_bridge_bases(struct pci_bus *child);
1051 struct resource *pci_find_parent_resource(const struct pci_dev *dev,
1052 struct resource *res);
1053 u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1054 int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
1055 u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1056 struct pci_dev *pci_dev_get(struct pci_dev *dev);
1057 void pci_dev_put(struct pci_dev *dev);
1058 void pci_remove_bus(struct pci_bus *b);
1059 void pci_stop_and_remove_bus_device(struct pci_dev *dev);
1060 void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
1061 void pci_stop_root_bus(struct pci_bus *bus);
1062 void pci_remove_root_bus(struct pci_bus *bus);
1063 void pci_setup_cardbus(struct pci_bus *bus);
1064 void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type);
1065 void pci_sort_breadthfirst(void);
1066 #define dev_is_pci(d) ((d)->bus == &pci_bus_type)
1067 #define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
1068
1069 /* Generic PCI functions exported to card drivers */
1070
1071 int pci_find_capability(struct pci_dev *dev, int cap);
1072 int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
1073 int pci_find_ext_capability(struct pci_dev *dev, int cap);
1074 int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
1075 int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
1076 int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
1077 struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1078
1079 u64 pci_get_dsn(struct pci_dev *dev);
1080
1081 struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
1082 struct pci_dev *from);
1083 struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1084 unsigned int ss_vendor, unsigned int ss_device,
1085 struct pci_dev *from);
1086 struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
1087 struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
1088 unsigned int devfn);
1089 struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1090 int pci_dev_present(const struct pci_device_id *ids);
1091
1092 int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
1093 int where, u8 *val);
1094 int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
1095 int where, u16 *val);
1096 int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
1097 int where, u32 *val);
1098 int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
1099 int where, u8 val);
1100 int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
1101 int where, u16 val);
1102 int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
1103 int where, u32 val);
1104
1105 int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
1106 int where, int size, u32 *val);
1107 int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
1108 int where, int size, u32 val);
1109 int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
1110 int where, int size, u32 *val);
1111 int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
1112 int where, int size, u32 val);
1113
1114 struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1115
1116 int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val);
1117 int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val);
1118 int pci_read_config_dword(const struct pci_dev *dev, int where, u32 *val);
1119 int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val);
1120 int pci_write_config_word(const struct pci_dev *dev, int where, u16 val);
1121 int pci_write_config_dword(const struct pci_dev *dev, int where, u32 val);
1122
1123 int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
1124 int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
1125 int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
1126 int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
1127 int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
1128 u16 clear, u16 set);
1129 int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
1130 u32 clear, u32 set);
1131
pcie_capability_set_word(struct pci_dev * dev,int pos,u16 set)1132 static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
1133 u16 set)
1134 {
1135 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
1136 }
1137
pcie_capability_set_dword(struct pci_dev * dev,int pos,u32 set)1138 static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
1139 u32 set)
1140 {
1141 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
1142 }
1143
pcie_capability_clear_word(struct pci_dev * dev,int pos,u16 clear)1144 static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
1145 u16 clear)
1146 {
1147 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
1148 }
1149
pcie_capability_clear_dword(struct pci_dev * dev,int pos,u32 clear)1150 static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
1151 u32 clear)
1152 {
1153 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
1154 }
1155
1156 /* User-space driven config access */
1157 int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
1158 int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
1159 int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
1160 int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
1161 int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
1162 int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
1163
1164 int __must_check pci_enable_device(struct pci_dev *dev);
1165 int __must_check pci_enable_device_io(struct pci_dev *dev);
1166 int __must_check pci_enable_device_mem(struct pci_dev *dev);
1167 int __must_check pci_reenable_device(struct pci_dev *);
1168 int __must_check pcim_enable_device(struct pci_dev *pdev);
1169 void pcim_pin_device(struct pci_dev *pdev);
1170
pci_intx_mask_supported(struct pci_dev * pdev)1171 static inline bool pci_intx_mask_supported(struct pci_dev *pdev)
1172 {
1173 /*
1174 * INTx masking is supported if PCI_COMMAND_INTX_DISABLE is
1175 * writable and no quirk has marked the feature broken.
1176 */
1177 return !pdev->broken_intx_masking;
1178 }
1179
pci_is_enabled(struct pci_dev * pdev)1180 static inline int pci_is_enabled(struct pci_dev *pdev)
1181 {
1182 return (atomic_read(&pdev->enable_cnt) > 0);
1183 }
1184
pci_is_managed(struct pci_dev * pdev)1185 static inline int pci_is_managed(struct pci_dev *pdev)
1186 {
1187 return pdev->is_managed;
1188 }
1189
1190 void pci_disable_device(struct pci_dev *dev);
1191
1192 extern unsigned int pcibios_max_latency;
1193 void pci_set_master(struct pci_dev *dev);
1194 void pci_clear_master(struct pci_dev *dev);
1195
1196 int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
1197 int pci_set_cacheline_size(struct pci_dev *dev);
1198 #define HAVE_PCI_SET_MWI
1199 int __must_check pci_set_mwi(struct pci_dev *dev);
1200 int __must_check pcim_set_mwi(struct pci_dev *dev);
1201 int pci_try_set_mwi(struct pci_dev *dev);
1202 void pci_clear_mwi(struct pci_dev *dev);
1203 void pci_intx(struct pci_dev *dev, int enable);
1204 bool pci_check_and_mask_intx(struct pci_dev *dev);
1205 bool pci_check_and_unmask_intx(struct pci_dev *dev);
1206 int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
1207 int pci_wait_for_pending_transaction(struct pci_dev *dev);
1208 int pcix_get_max_mmrbc(struct pci_dev *dev);
1209 int pcix_get_mmrbc(struct pci_dev *dev);
1210 int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
1211 int pcie_get_readrq(struct pci_dev *dev);
1212 int pcie_set_readrq(struct pci_dev *dev, int rq);
1213 int pcie_get_mps(struct pci_dev *dev);
1214 int pcie_set_mps(struct pci_dev *dev, int mps);
1215 u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
1216 enum pci_bus_speed *speed,
1217 enum pcie_link_width *width);
1218 void pcie_print_link_status(struct pci_dev *dev);
1219 bool pcie_has_flr(struct pci_dev *dev);
1220 int pcie_flr(struct pci_dev *dev);
1221 int __pci_reset_function_locked(struct pci_dev *dev);
1222 int pci_reset_function(struct pci_dev *dev);
1223 int pci_reset_function_locked(struct pci_dev *dev);
1224 int pci_try_reset_function(struct pci_dev *dev);
1225 int pci_probe_reset_slot(struct pci_slot *slot);
1226 int pci_probe_reset_bus(struct pci_bus *bus);
1227 int pci_reset_bus(struct pci_dev *dev);
1228 void pci_reset_secondary_bus(struct pci_dev *dev);
1229 void pcibios_reset_secondary_bus(struct pci_dev *dev);
1230 void pci_update_resource(struct pci_dev *dev, int resno);
1231 int __must_check pci_assign_resource(struct pci_dev *dev, int i);
1232 int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
1233 void pci_release_resource(struct pci_dev *dev, int resno);
1234 int __must_check pci_resize_resource(struct pci_dev *dev, int i, int size);
1235 int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1236 bool pci_device_is_present(struct pci_dev *pdev);
1237 void pci_ignore_hotplug(struct pci_dev *dev);
1238 struct pci_dev *pci_real_dma_dev(struct pci_dev *dev);
1239 int pci_status_get_and_clear_errors(struct pci_dev *pdev);
1240
1241 int __printf(6, 7) pci_request_irq(struct pci_dev *dev, unsigned int nr,
1242 irq_handler_t handler, irq_handler_t thread_fn, void *dev_id,
1243 const char *fmt, ...);
1244 void pci_free_irq(struct pci_dev *dev, unsigned int nr, void *dev_id);
1245
1246 /* ROM control related routines */
1247 int pci_enable_rom(struct pci_dev *pdev);
1248 void pci_disable_rom(struct pci_dev *pdev);
1249 void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1250 void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
1251
1252 /* Power management related routines */
1253 int pci_save_state(struct pci_dev *dev);
1254 void pci_restore_state(struct pci_dev *dev);
1255 struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
1256 int pci_load_saved_state(struct pci_dev *dev,
1257 struct pci_saved_state *state);
1258 int pci_load_and_free_saved_state(struct pci_dev *dev,
1259 struct pci_saved_state **state);
1260 struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1261 struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1262 u16 cap);
1263 int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1264 int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1265 u16 cap, unsigned int size);
1266 int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state);
1267 int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1268 pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
1269 bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
1270 void pci_pme_active(struct pci_dev *dev, bool enable);
1271 int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable);
1272 int pci_wake_from_d3(struct pci_dev *dev, bool enable);
1273 int pci_prepare_to_sleep(struct pci_dev *dev);
1274 int pci_back_from_sleep(struct pci_dev *dev);
1275 bool pci_dev_run_wake(struct pci_dev *dev);
1276 void pci_d3cold_enable(struct pci_dev *dev);
1277 void pci_d3cold_disable(struct pci_dev *dev);
1278 bool pcie_relaxed_ordering_enabled(struct pci_dev *dev);
1279 void pci_wakeup_bus(struct pci_bus *bus);
1280 void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state);
1281
1282 /* For use by arch with custom probe code */
1283 void set_pcie_port_type(struct pci_dev *pdev);
1284 void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1285
1286 /* Functions for PCI Hotplug drivers to use */
1287 int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
1288 unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
1289 unsigned int pci_rescan_bus(struct pci_bus *bus);
1290 void pci_lock_rescan_remove(void);
1291 void pci_unlock_rescan_remove(void);
1292
1293 /* Vital Product Data routines */
1294 ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1295 ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1296 int pci_set_vpd_size(struct pci_dev *dev, size_t len);
1297
1298 /* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
1299 resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
1300 void pci_bus_assign_resources(const struct pci_bus *bus);
1301 void pci_bus_claim_resources(struct pci_bus *bus);
1302 void pci_bus_size_bridges(struct pci_bus *bus);
1303 int pci_claim_resource(struct pci_dev *, int);
1304 int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1305 void pci_assign_unassigned_resources(void);
1306 void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1307 void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
1308 void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1309 int pci_reassign_bridge_resources(struct pci_dev *bridge, unsigned long type);
1310 void pdev_enable_device(struct pci_dev *);
1311 int pci_enable_resources(struct pci_dev *, int mask);
1312 void pci_assign_irq(struct pci_dev *dev);
1313 struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res);
1314 #define HAVE_PCI_REQ_REGIONS 2
1315 int __must_check pci_request_regions(struct pci_dev *, const char *);
1316 int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1317 void pci_release_regions(struct pci_dev *);
1318 int __must_check pci_request_region(struct pci_dev *, int, const char *);
1319 void pci_release_region(struct pci_dev *, int);
1320 int pci_request_selected_regions(struct pci_dev *, int, const char *);
1321 int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
1322 void pci_release_selected_regions(struct pci_dev *, int);
1323
1324 /* drivers/pci/bus.c */
1325 void pci_add_resource(struct list_head *resources, struct resource *res);
1326 void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1327 resource_size_t offset);
1328 void pci_free_resource_list(struct list_head *resources);
1329 void pci_bus_add_resource(struct pci_bus *bus, struct resource *res,
1330 unsigned int flags);
1331 struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1332 void pci_bus_remove_resources(struct pci_bus *bus);
1333 int devm_request_pci_bus_resources(struct device *dev,
1334 struct list_head *resources);
1335
1336 /* Temporary until new and working PCI SBR API in place */
1337 int pci_bridge_secondary_bus_reset(struct pci_dev *dev);
1338
1339 #define pci_bus_for_each_resource(bus, res, i) \
1340 for (i = 0; \
1341 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1342 i++)
1343
1344 int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1345 struct resource *res, resource_size_t size,
1346 resource_size_t align, resource_size_t min,
1347 unsigned long type_mask,
1348 resource_size_t (*alignf)(void *,
1349 const struct resource *,
1350 resource_size_t,
1351 resource_size_t),
1352 void *alignf_data);
1353
1354
1355 int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
1356 resource_size_t size);
1357 unsigned long pci_address_to_pio(phys_addr_t addr);
1358 phys_addr_t pci_pio_to_address(unsigned long pio);
1359 int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
1360 int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
1361 phys_addr_t phys_addr);
1362 void pci_unmap_iospace(struct resource *res);
1363 void __iomem *devm_pci_remap_cfgspace(struct device *dev,
1364 resource_size_t offset,
1365 resource_size_t size);
1366 void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
1367 struct resource *res);
1368
pci_bus_address(struct pci_dev * pdev,int bar)1369 static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
1370 {
1371 struct pci_bus_region region;
1372
1373 pcibios_resource_to_bus(pdev->bus, ®ion, &pdev->resource[bar]);
1374 return region.start;
1375 }
1376
1377 /* Proper probing supporting hot-pluggable devices */
1378 int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1379 const char *mod_name);
1380
1381 /* pci_register_driver() must be a macro so KBUILD_MODNAME can be expanded */
1382 #define pci_register_driver(driver) \
1383 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
1384
1385 void pci_unregister_driver(struct pci_driver *dev);
1386
1387 /**
1388 * module_pci_driver() - Helper macro for registering a PCI driver
1389 * @__pci_driver: pci_driver struct
1390 *
1391 * Helper macro for PCI drivers which do not do anything special in module
1392 * init/exit. This eliminates a lot of boilerplate. Each module may only
1393 * use this macro once, and calling it replaces module_init() and module_exit()
1394 */
1395 #define module_pci_driver(__pci_driver) \
1396 module_driver(__pci_driver, pci_register_driver, pci_unregister_driver)
1397
1398 /**
1399 * builtin_pci_driver() - Helper macro for registering a PCI driver
1400 * @__pci_driver: pci_driver struct
1401 *
1402 * Helper macro for PCI drivers which do not do anything special in their
1403 * init code. This eliminates a lot of boilerplate. Each driver may only
1404 * use this macro once, and calling it replaces device_initcall(...)
1405 */
1406 #define builtin_pci_driver(__pci_driver) \
1407 builtin_driver(__pci_driver, pci_register_driver)
1408
1409 struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
1410 int pci_add_dynid(struct pci_driver *drv,
1411 unsigned int vendor, unsigned int device,
1412 unsigned int subvendor, unsigned int subdevice,
1413 unsigned int class, unsigned int class_mask,
1414 unsigned long driver_data);
1415 const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1416 struct pci_dev *dev);
1417 int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1418 int pass);
1419
1420 void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
1421 void *userdata);
1422 int pci_cfg_space_size(struct pci_dev *dev);
1423 unsigned char pci_bus_max_busnr(struct pci_bus *bus);
1424 void pci_setup_bridge(struct pci_bus *bus);
1425 resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1426 unsigned long type);
1427
1428 #define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1429 #define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1430
1431 int pci_set_vga_state(struct pci_dev *pdev, bool decode,
1432 unsigned int command_bits, u32 flags);
1433
1434 /*
1435 * Virtual interrupts allow for more interrupts to be allocated
1436 * than the device has interrupts for. These are not programmed
1437 * into the device's MSI-X table and must be handled by some
1438 * other driver means.
1439 */
1440 #define PCI_IRQ_VIRTUAL (1 << 4)
1441
1442 #define PCI_IRQ_ALL_TYPES \
1443 (PCI_IRQ_LEGACY | PCI_IRQ_MSI | PCI_IRQ_MSIX)
1444
1445 /* kmem_cache style wrapper around pci_alloc_consistent() */
1446
1447 #include <linux/dmapool.h>
1448
1449 #define pci_pool dma_pool
1450 #define pci_pool_create(name, pdev, size, align, allocation) \
1451 dma_pool_create(name, &pdev->dev, size, align, allocation)
1452 #define pci_pool_destroy(pool) dma_pool_destroy(pool)
1453 #define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1454 #define pci_pool_zalloc(pool, flags, handle) \
1455 dma_pool_zalloc(pool, flags, handle)
1456 #define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1457
1458 struct msix_entry {
1459 u32 vector; /* Kernel uses to write allocated vector */
1460 u16 entry; /* Driver uses to specify entry, OS writes */
1461 };
1462
1463 #ifdef CONFIG_PCI_MSI
1464 int pci_msi_vec_count(struct pci_dev *dev);
1465 void pci_disable_msi(struct pci_dev *dev);
1466 int pci_msix_vec_count(struct pci_dev *dev);
1467 void pci_disable_msix(struct pci_dev *dev);
1468 void pci_restore_msi_state(struct pci_dev *dev);
1469 int pci_msi_enabled(void);
1470 int pci_enable_msi(struct pci_dev *dev);
1471 int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1472 int minvec, int maxvec);
pci_enable_msix_exact(struct pci_dev * dev,struct msix_entry * entries,int nvec)1473 static inline int pci_enable_msix_exact(struct pci_dev *dev,
1474 struct msix_entry *entries, int nvec)
1475 {
1476 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1477 if (rc < 0)
1478 return rc;
1479 return 0;
1480 }
1481 int pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1482 unsigned int max_vecs, unsigned int flags,
1483 struct irq_affinity *affd);
1484
1485 void pci_free_irq_vectors(struct pci_dev *dev);
1486 int pci_irq_vector(struct pci_dev *dev, unsigned int nr);
1487 const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev, int vec);
1488
1489 #else
pci_msi_vec_count(struct pci_dev * dev)1490 static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
pci_disable_msi(struct pci_dev * dev)1491 static inline void pci_disable_msi(struct pci_dev *dev) { }
pci_msix_vec_count(struct pci_dev * dev)1492 static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
pci_disable_msix(struct pci_dev * dev)1493 static inline void pci_disable_msix(struct pci_dev *dev) { }
pci_restore_msi_state(struct pci_dev * dev)1494 static inline void pci_restore_msi_state(struct pci_dev *dev) { }
pci_msi_enabled(void)1495 static inline int pci_msi_enabled(void) { return 0; }
pci_enable_msi(struct pci_dev * dev)1496 static inline int pci_enable_msi(struct pci_dev *dev)
1497 { return -ENOSYS; }
pci_enable_msix_range(struct pci_dev * dev,struct msix_entry * entries,int minvec,int maxvec)1498 static inline int pci_enable_msix_range(struct pci_dev *dev,
1499 struct msix_entry *entries, int minvec, int maxvec)
1500 { return -ENOSYS; }
pci_enable_msix_exact(struct pci_dev * dev,struct msix_entry * entries,int nvec)1501 static inline int pci_enable_msix_exact(struct pci_dev *dev,
1502 struct msix_entry *entries, int nvec)
1503 { return -ENOSYS; }
1504
1505 static inline int
pci_alloc_irq_vectors_affinity(struct pci_dev * dev,unsigned int min_vecs,unsigned int max_vecs,unsigned int flags,struct irq_affinity * aff_desc)1506 pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1507 unsigned int max_vecs, unsigned int flags,
1508 struct irq_affinity *aff_desc)
1509 {
1510 if ((flags & PCI_IRQ_LEGACY) && min_vecs == 1 && dev->irq)
1511 return 1;
1512 return -ENOSPC;
1513 }
1514
pci_free_irq_vectors(struct pci_dev * dev)1515 static inline void pci_free_irq_vectors(struct pci_dev *dev)
1516 {
1517 }
1518
pci_irq_vector(struct pci_dev * dev,unsigned int nr)1519 static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1520 {
1521 if (WARN_ON_ONCE(nr > 0))
1522 return -EINVAL;
1523 return dev->irq;
1524 }
pci_irq_get_affinity(struct pci_dev * pdev,int vec)1525 static inline const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev,
1526 int vec)
1527 {
1528 return cpu_possible_mask;
1529 }
1530 #endif
1531
1532 /**
1533 * pci_irqd_intx_xlate() - Translate PCI INTx value to an IRQ domain hwirq
1534 * @d: the INTx IRQ domain
1535 * @node: the DT node for the device whose interrupt we're translating
1536 * @intspec: the interrupt specifier data from the DT
1537 * @intsize: the number of entries in @intspec
1538 * @out_hwirq: pointer at which to write the hwirq number
1539 * @out_type: pointer at which to write the interrupt type
1540 *
1541 * Translate a PCI INTx interrupt number from device tree in the range 1-4, as
1542 * stored in the standard PCI_INTERRUPT_PIN register, to a value in the range
1543 * 0-3 suitable for use in a 4 entry IRQ domain. That is, subtract one from the
1544 * INTx value to obtain the hwirq number.
1545 *
1546 * Returns 0 on success, or -EINVAL if the interrupt specifier is out of range.
1547 */
pci_irqd_intx_xlate(struct irq_domain * d,struct device_node * node,const u32 * intspec,unsigned int intsize,unsigned long * out_hwirq,unsigned int * out_type)1548 static inline int pci_irqd_intx_xlate(struct irq_domain *d,
1549 struct device_node *node,
1550 const u32 *intspec,
1551 unsigned int intsize,
1552 unsigned long *out_hwirq,
1553 unsigned int *out_type)
1554 {
1555 const u32 intx = intspec[0];
1556
1557 if (intx < PCI_INTERRUPT_INTA || intx > PCI_INTERRUPT_INTD)
1558 return -EINVAL;
1559
1560 *out_hwirq = intx - PCI_INTERRUPT_INTA;
1561 return 0;
1562 }
1563
1564 #ifdef CONFIG_PCIEPORTBUS
1565 extern bool pcie_ports_disabled;
1566 extern bool pcie_ports_native;
1567 #else
1568 #define pcie_ports_disabled true
1569 #define pcie_ports_native false
1570 #endif
1571
1572 #define PCIE_LINK_STATE_L0S BIT(0)
1573 #define PCIE_LINK_STATE_L1 BIT(1)
1574 #define PCIE_LINK_STATE_CLKPM BIT(2)
1575 #define PCIE_LINK_STATE_L1_1 BIT(3)
1576 #define PCIE_LINK_STATE_L1_2 BIT(4)
1577 #define PCIE_LINK_STATE_L1_1_PCIPM BIT(5)
1578 #define PCIE_LINK_STATE_L1_2_PCIPM BIT(6)
1579
1580 #ifdef CONFIG_PCIEASPM
1581 int pci_disable_link_state(struct pci_dev *pdev, int state);
1582 int pci_disable_link_state_locked(struct pci_dev *pdev, int state);
1583 void pcie_no_aspm(void);
1584 bool pcie_aspm_support_enabled(void);
1585 bool pcie_aspm_enabled(struct pci_dev *pdev);
1586 #else
pci_disable_link_state(struct pci_dev * pdev,int state)1587 static inline int pci_disable_link_state(struct pci_dev *pdev, int state)
1588 { return 0; }
pci_disable_link_state_locked(struct pci_dev * pdev,int state)1589 static inline int pci_disable_link_state_locked(struct pci_dev *pdev, int state)
1590 { return 0; }
pcie_no_aspm(void)1591 static inline void pcie_no_aspm(void) { }
pcie_aspm_support_enabled(void)1592 static inline bool pcie_aspm_support_enabled(void) { return false; }
pcie_aspm_enabled(struct pci_dev * pdev)1593 static inline bool pcie_aspm_enabled(struct pci_dev *pdev) { return false; }
1594 #endif
1595
1596 #ifdef CONFIG_PCIEAER
1597 bool pci_aer_available(void);
1598 #else
pci_aer_available(void)1599 static inline bool pci_aer_available(void) { return false; }
1600 #endif
1601
1602 bool pci_ats_disabled(void);
1603
1604 #ifdef CONFIG_PCIE_PTM
1605 int pci_enable_ptm(struct pci_dev *dev, u8 *granularity);
1606 #else
pci_enable_ptm(struct pci_dev * dev,u8 * granularity)1607 static inline int pci_enable_ptm(struct pci_dev *dev, u8 *granularity)
1608 { return -EINVAL; }
1609 #endif
1610
1611 void pci_cfg_access_lock(struct pci_dev *dev);
1612 bool pci_cfg_access_trylock(struct pci_dev *dev);
1613 void pci_cfg_access_unlock(struct pci_dev *dev);
1614
1615 /*
1616 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1617 * a PCI domain is defined to be a set of PCI buses which share
1618 * configuration space.
1619 */
1620 #ifdef CONFIG_PCI_DOMAINS
1621 extern int pci_domains_supported;
1622 #else
1623 enum { pci_domains_supported = 0 };
pci_domain_nr(struct pci_bus * bus)1624 static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
pci_proc_domain(struct pci_bus * bus)1625 static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
1626 #endif /* CONFIG_PCI_DOMAINS */
1627
1628 /*
1629 * Generic implementation for PCI domain support. If your
1630 * architecture does not need custom management of PCI
1631 * domains then this implementation will be used
1632 */
1633 #ifdef CONFIG_PCI_DOMAINS_GENERIC
pci_domain_nr(struct pci_bus * bus)1634 static inline int pci_domain_nr(struct pci_bus *bus)
1635 {
1636 return bus->domain_nr;
1637 }
1638 #ifdef CONFIG_ACPI
1639 int acpi_pci_bus_find_domain_nr(struct pci_bus *bus);
1640 #else
acpi_pci_bus_find_domain_nr(struct pci_bus * bus)1641 static inline int acpi_pci_bus_find_domain_nr(struct pci_bus *bus)
1642 { return 0; }
1643 #endif
1644 int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent);
1645 #endif
1646
1647 /* Some architectures require additional setup to direct VGA traffic */
1648 typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
1649 unsigned int command_bits, u32 flags);
1650 void pci_register_set_vga_state(arch_set_vga_state_t func);
1651
1652 static inline int
pci_request_io_regions(struct pci_dev * pdev,const char * name)1653 pci_request_io_regions(struct pci_dev *pdev, const char *name)
1654 {
1655 return pci_request_selected_regions(pdev,
1656 pci_select_bars(pdev, IORESOURCE_IO), name);
1657 }
1658
1659 static inline void
pci_release_io_regions(struct pci_dev * pdev)1660 pci_release_io_regions(struct pci_dev *pdev)
1661 {
1662 return pci_release_selected_regions(pdev,
1663 pci_select_bars(pdev, IORESOURCE_IO));
1664 }
1665
1666 static inline int
pci_request_mem_regions(struct pci_dev * pdev,const char * name)1667 pci_request_mem_regions(struct pci_dev *pdev, const char *name)
1668 {
1669 return pci_request_selected_regions(pdev,
1670 pci_select_bars(pdev, IORESOURCE_MEM), name);
1671 }
1672
1673 static inline void
pci_release_mem_regions(struct pci_dev * pdev)1674 pci_release_mem_regions(struct pci_dev *pdev)
1675 {
1676 return pci_release_selected_regions(pdev,
1677 pci_select_bars(pdev, IORESOURCE_MEM));
1678 }
1679
1680 #else /* CONFIG_PCI is not enabled */
1681
pci_set_flags(int flags)1682 static inline void pci_set_flags(int flags) { }
pci_add_flags(int flags)1683 static inline void pci_add_flags(int flags) { }
pci_clear_flags(int flags)1684 static inline void pci_clear_flags(int flags) { }
pci_has_flag(int flag)1685 static inline int pci_has_flag(int flag) { return 0; }
1686
1687 /*
1688 * If the system does not have PCI, clearly these return errors. Define
1689 * these as simple inline functions to avoid hair in drivers.
1690 */
1691 #define _PCI_NOP(o, s, t) \
1692 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1693 int where, t val) \
1694 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
1695
1696 #define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1697 _PCI_NOP(o, word, u16 x) \
1698 _PCI_NOP(o, dword, u32 x)
1699 _PCI_NOP_ALL(read, *)
1700 _PCI_NOP_ALL(write,)
1701
pci_get_device(unsigned int vendor,unsigned int device,struct pci_dev * from)1702 static inline struct pci_dev *pci_get_device(unsigned int vendor,
1703 unsigned int device,
1704 struct pci_dev *from)
1705 { return NULL; }
1706
pci_get_subsys(unsigned int vendor,unsigned int device,unsigned int ss_vendor,unsigned int ss_device,struct pci_dev * from)1707 static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1708 unsigned int device,
1709 unsigned int ss_vendor,
1710 unsigned int ss_device,
1711 struct pci_dev *from)
1712 { return NULL; }
1713
pci_get_class(unsigned int class,struct pci_dev * from)1714 static inline struct pci_dev *pci_get_class(unsigned int class,
1715 struct pci_dev *from)
1716 { return NULL; }
1717
1718 #define pci_dev_present(ids) (0)
1719 #define no_pci_devices() (1)
1720 #define pci_dev_put(dev) do { } while (0)
1721
pci_set_master(struct pci_dev * dev)1722 static inline void pci_set_master(struct pci_dev *dev) { }
pci_enable_device(struct pci_dev * dev)1723 static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
pci_disable_device(struct pci_dev * dev)1724 static inline void pci_disable_device(struct pci_dev *dev) { }
pcim_enable_device(struct pci_dev * pdev)1725 static inline int pcim_enable_device(struct pci_dev *pdev) { return -EIO; }
pci_assign_resource(struct pci_dev * dev,int i)1726 static inline int pci_assign_resource(struct pci_dev *dev, int i)
1727 { return -EBUSY; }
__pci_register_driver(struct pci_driver * drv,struct module * owner,const char * mod_name)1728 static inline int __must_check __pci_register_driver(struct pci_driver *drv,
1729 struct module *owner,
1730 const char *mod_name)
1731 { return 0; }
pci_register_driver(struct pci_driver * drv)1732 static inline int pci_register_driver(struct pci_driver *drv)
1733 { return 0; }
pci_unregister_driver(struct pci_driver * drv)1734 static inline void pci_unregister_driver(struct pci_driver *drv) { }
pci_find_capability(struct pci_dev * dev,int cap)1735 static inline int pci_find_capability(struct pci_dev *dev, int cap)
1736 { return 0; }
pci_find_next_capability(struct pci_dev * dev,u8 post,int cap)1737 static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1738 int cap)
1739 { return 0; }
pci_find_ext_capability(struct pci_dev * dev,int cap)1740 static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1741 { return 0; }
1742
pci_get_dsn(struct pci_dev * dev)1743 static inline u64 pci_get_dsn(struct pci_dev *dev)
1744 { return 0; }
1745
1746 /* Power management related routines */
pci_save_state(struct pci_dev * dev)1747 static inline int pci_save_state(struct pci_dev *dev) { return 0; }
pci_restore_state(struct pci_dev * dev)1748 static inline void pci_restore_state(struct pci_dev *dev) { }
pci_set_power_state(struct pci_dev * dev,pci_power_t state)1749 static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1750 { return 0; }
pci_wake_from_d3(struct pci_dev * dev,bool enable)1751 static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1752 { return 0; }
pci_choose_state(struct pci_dev * dev,pm_message_t state)1753 static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1754 pm_message_t state)
1755 { return PCI_D0; }
pci_enable_wake(struct pci_dev * dev,pci_power_t state,int enable)1756 static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1757 int enable)
1758 { return 0; }
1759
pci_find_resource(struct pci_dev * dev,struct resource * res)1760 static inline struct resource *pci_find_resource(struct pci_dev *dev,
1761 struct resource *res)
1762 { return NULL; }
pci_request_regions(struct pci_dev * dev,const char * res_name)1763 static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1764 { return -EIO; }
pci_release_regions(struct pci_dev * dev)1765 static inline void pci_release_regions(struct pci_dev *dev) { }
1766
pci_address_to_pio(phys_addr_t addr)1767 static inline unsigned long pci_address_to_pio(phys_addr_t addr) { return -1; }
1768
pci_find_next_bus(const struct pci_bus * from)1769 static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1770 { return NULL; }
pci_get_slot(struct pci_bus * bus,unsigned int devfn)1771 static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1772 unsigned int devfn)
1773 { return NULL; }
pci_get_domain_bus_and_slot(int domain,unsigned int bus,unsigned int devfn)1774 static inline struct pci_dev *pci_get_domain_bus_and_slot(int domain,
1775 unsigned int bus, unsigned int devfn)
1776 { return NULL; }
1777
pci_domain_nr(struct pci_bus * bus)1778 static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
pci_dev_get(struct pci_dev * dev)1779 static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
1780
1781 #define dev_is_pci(d) (false)
1782 #define dev_is_pf(d) (false)
pci_acs_enabled(struct pci_dev * pdev,u16 acs_flags)1783 static inline bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
1784 { return false; }
pci_irqd_intx_xlate(struct irq_domain * d,struct device_node * node,const u32 * intspec,unsigned int intsize,unsigned long * out_hwirq,unsigned int * out_type)1785 static inline int pci_irqd_intx_xlate(struct irq_domain *d,
1786 struct device_node *node,
1787 const u32 *intspec,
1788 unsigned int intsize,
1789 unsigned long *out_hwirq,
1790 unsigned int *out_type)
1791 { return -EINVAL; }
1792
pci_match_id(const struct pci_device_id * ids,struct pci_dev * dev)1793 static inline const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1794 struct pci_dev *dev)
1795 { return NULL; }
pci_ats_disabled(void)1796 static inline bool pci_ats_disabled(void) { return true; }
1797
pci_irq_vector(struct pci_dev * dev,unsigned int nr)1798 static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1799 {
1800 return -EINVAL;
1801 }
1802
1803 static inline int
pci_alloc_irq_vectors_affinity(struct pci_dev * dev,unsigned int min_vecs,unsigned int max_vecs,unsigned int flags,struct irq_affinity * aff_desc)1804 pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1805 unsigned int max_vecs, unsigned int flags,
1806 struct irq_affinity *aff_desc)
1807 {
1808 return -ENOSPC;
1809 }
1810 #endif /* CONFIG_PCI */
1811
1812 static inline int
pci_alloc_irq_vectors(struct pci_dev * dev,unsigned int min_vecs,unsigned int max_vecs,unsigned int flags)1813 pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1814 unsigned int max_vecs, unsigned int flags)
1815 {
1816 return pci_alloc_irq_vectors_affinity(dev, min_vecs, max_vecs, flags,
1817 NULL);
1818 }
1819
1820 /* Include architecture-dependent settings and functions */
1821
1822 #include <asm/pci.h>
1823
1824 /* These two functions provide almost identical functionality. Depending
1825 * on the architecture, one will be implemented as a wrapper around the
1826 * other (in drivers/pci/mmap.c).
1827 *
1828 * pci_mmap_resource_range() maps a specific BAR, and vm->vm_pgoff
1829 * is expected to be an offset within that region.
1830 *
1831 * pci_mmap_page_range() is the legacy architecture-specific interface,
1832 * which accepts a "user visible" resource address converted by
1833 * pci_resource_to_user(), as used in the legacy mmap() interface in
1834 * /proc/bus/pci/.
1835 */
1836 int pci_mmap_resource_range(struct pci_dev *dev, int bar,
1837 struct vm_area_struct *vma,
1838 enum pci_mmap_state mmap_state, int write_combine);
1839 int pci_mmap_page_range(struct pci_dev *pdev, int bar,
1840 struct vm_area_struct *vma,
1841 enum pci_mmap_state mmap_state, int write_combine);
1842
1843 #ifndef arch_can_pci_mmap_wc
1844 #define arch_can_pci_mmap_wc() 0
1845 #endif
1846
1847 #ifndef arch_can_pci_mmap_io
1848 #define arch_can_pci_mmap_io() 0
1849 #define pci_iobar_pfn(pdev, bar, vma) (-EINVAL)
1850 #else
1851 int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma);
1852 #endif
1853
1854 #ifndef pci_root_bus_fwnode
1855 #define pci_root_bus_fwnode(bus) NULL
1856 #endif
1857
1858 /*
1859 * These helpers provide future and backwards compatibility
1860 * for accessing popular PCI BAR info
1861 */
1862 #define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1863 #define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1864 #define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1865 #define pci_resource_len(dev,bar) \
1866 ((pci_resource_start((dev), (bar)) == 0 && \
1867 pci_resource_end((dev), (bar)) == \
1868 pci_resource_start((dev), (bar))) ? 0 : \
1869 \
1870 (pci_resource_end((dev), (bar)) - \
1871 pci_resource_start((dev), (bar)) + 1))
1872
1873 /*
1874 * Similar to the helpers above, these manipulate per-pci_dev
1875 * driver-specific data. They are really just a wrapper around
1876 * the generic device structure functions of these calls.
1877 */
pci_get_drvdata(struct pci_dev * pdev)1878 static inline void *pci_get_drvdata(struct pci_dev *pdev)
1879 {
1880 return dev_get_drvdata(&pdev->dev);
1881 }
1882
pci_set_drvdata(struct pci_dev * pdev,void * data)1883 static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1884 {
1885 dev_set_drvdata(&pdev->dev, data);
1886 }
1887
pci_name(const struct pci_dev * pdev)1888 static inline const char *pci_name(const struct pci_dev *pdev)
1889 {
1890 return dev_name(&pdev->dev);
1891 }
1892
1893 void pci_resource_to_user(const struct pci_dev *dev, int bar,
1894 const struct resource *rsrc,
1895 resource_size_t *start, resource_size_t *end);
1896
1897 /*
1898 * The world is not perfect and supplies us with broken PCI devices.
1899 * For at least a part of these bugs we need a work-around, so both
1900 * generic (drivers/pci/quirks.c) and per-architecture code can define
1901 * fixup hooks to be called for particular buggy devices.
1902 */
1903
1904 struct pci_fixup {
1905 u16 vendor; /* Or PCI_ANY_ID */
1906 u16 device; /* Or PCI_ANY_ID */
1907 u32 class; /* Or PCI_ANY_ID */
1908 unsigned int class_shift; /* should be 0, 8, 16 */
1909 #ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
1910 int hook_offset;
1911 #else
1912 void (*hook)(struct pci_dev *dev);
1913 #endif
1914 };
1915
1916 enum pci_fixup_pass {
1917 pci_fixup_early, /* Before probing BARs */
1918 pci_fixup_header, /* After reading configuration header */
1919 pci_fixup_final, /* Final phase of device fixups */
1920 pci_fixup_enable, /* pci_enable_device() time */
1921 pci_fixup_resume, /* pci_device_resume() */
1922 pci_fixup_suspend, /* pci_device_suspend() */
1923 pci_fixup_resume_early, /* pci_device_resume_early() */
1924 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1925 };
1926
1927 #ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
1928 #define ___DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
1929 class_shift, hook) \
1930 __ADDRESSABLE(hook) \
1931 asm(".section " #sec ", \"a\" \n" \
1932 ".balign 16 \n" \
1933 ".short " #vendor ", " #device " \n" \
1934 ".long " #class ", " #class_shift " \n" \
1935 ".long " #hook " - . \n" \
1936 ".previous \n");
1937
1938 /*
1939 * Clang's LTO may rename static functions in C, but has no way to
1940 * handle such renamings when referenced from inline asm. To work
1941 * around this, create global C stubs for these cases.
1942 */
1943 #ifdef CONFIG_LTO_CLANG
1944 #define __DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
1945 class_shift, hook, stub) \
1946 void __cficanonical stub(struct pci_dev *dev); \
1947 void __cficanonical stub(struct pci_dev *dev) \
1948 { \
1949 hook(dev); \
1950 } \
1951 ___DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
1952 class_shift, stub)
1953 #else
1954 #define __DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
1955 class_shift, hook, stub) \
1956 ___DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
1957 class_shift, hook)
1958 #endif
1959
1960 #define DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
1961 class_shift, hook) \
1962 __DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
1963 class_shift, hook, __UNIQUE_ID(hook))
1964 #else
1965 /* Anonymous variables would be nice... */
1966 #define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1967 class_shift, hook) \
1968 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
1969 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1970 = { vendor, device, class, class_shift, hook };
1971 #endif
1972
1973 #define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1974 class_shift, hook) \
1975 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1976 hook, vendor, device, class, class_shift, hook)
1977 #define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1978 class_shift, hook) \
1979 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1980 hook, vendor, device, class, class_shift, hook)
1981 #define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1982 class_shift, hook) \
1983 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1984 hook, vendor, device, class, class_shift, hook)
1985 #define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1986 class_shift, hook) \
1987 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1988 hook, vendor, device, class, class_shift, hook)
1989 #define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1990 class_shift, hook) \
1991 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1992 resume##hook, vendor, device, class, class_shift, hook)
1993 #define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1994 class_shift, hook) \
1995 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1996 resume_early##hook, vendor, device, class, class_shift, hook)
1997 #define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1998 class_shift, hook) \
1999 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
2000 suspend##hook, vendor, device, class, class_shift, hook)
2001 #define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
2002 class_shift, hook) \
2003 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
2004 suspend_late##hook, vendor, device, class, class_shift, hook)
2005
2006 #define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
2007 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
2008 hook, vendor, device, PCI_ANY_ID, 0, hook)
2009 #define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
2010 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
2011 hook, vendor, device, PCI_ANY_ID, 0, hook)
2012 #define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
2013 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
2014 hook, vendor, device, PCI_ANY_ID, 0, hook)
2015 #define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
2016 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
2017 hook, vendor, device, PCI_ANY_ID, 0, hook)
2018 #define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
2019 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
2020 resume##hook, vendor, device, PCI_ANY_ID, 0, hook)
2021 #define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
2022 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
2023 resume_early##hook, vendor, device, PCI_ANY_ID, 0, hook)
2024 #define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
2025 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
2026 suspend##hook, vendor, device, PCI_ANY_ID, 0, hook)
2027 #define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
2028 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
2029 suspend_late##hook, vendor, device, PCI_ANY_ID, 0, hook)
2030
2031 #ifdef CONFIG_PCI_QUIRKS
2032 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
2033 #else
pci_fixup_device(enum pci_fixup_pass pass,struct pci_dev * dev)2034 static inline void pci_fixup_device(enum pci_fixup_pass pass,
2035 struct pci_dev *dev) { }
2036 #endif
2037
2038 void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
2039 void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
2040 void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
2041 int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
2042 int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
2043 const char *name);
2044 void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
2045
2046 extern int pci_pci_problems;
2047 #define PCIPCI_FAIL 1 /* No PCI PCI DMA */
2048 #define PCIPCI_TRITON 2
2049 #define PCIPCI_NATOMA 4
2050 #define PCIPCI_VIAETBF 8
2051 #define PCIPCI_VSFX 16
2052 #define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
2053 #define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
2054
2055 extern unsigned long pci_cardbus_io_size;
2056 extern unsigned long pci_cardbus_mem_size;
2057 extern u8 pci_dfl_cache_line_size;
2058 extern u8 pci_cache_line_size;
2059
2060 /* Architecture-specific versions may override these (weak) */
2061 void pcibios_disable_device(struct pci_dev *dev);
2062 void pcibios_set_master(struct pci_dev *dev);
2063 int pcibios_set_pcie_reset_state(struct pci_dev *dev,
2064 enum pcie_reset_state state);
2065 int pcibios_add_device(struct pci_dev *dev);
2066 void pcibios_release_device(struct pci_dev *dev);
2067 #ifdef CONFIG_PCI
2068 void pcibios_penalize_isa_irq(int irq, int active);
2069 #else
pcibios_penalize_isa_irq(int irq,int active)2070 static inline void pcibios_penalize_isa_irq(int irq, int active) {}
2071 #endif
2072 int pcibios_alloc_irq(struct pci_dev *dev);
2073 void pcibios_free_irq(struct pci_dev *dev);
2074 resource_size_t pcibios_default_alignment(void);
2075
2076 #if defined(CONFIG_PCI_MMCONFIG) || defined(CONFIG_ACPI_MCFG)
2077 void __init pci_mmcfg_early_init(void);
2078 void __init pci_mmcfg_late_init(void);
2079 #else
pci_mmcfg_early_init(void)2080 static inline void pci_mmcfg_early_init(void) { }
pci_mmcfg_late_init(void)2081 static inline void pci_mmcfg_late_init(void) { }
2082 #endif
2083
2084 int pci_ext_cfg_avail(void);
2085
2086 void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
2087 void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
2088
2089 #ifdef CONFIG_PCI_IOV
2090 int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
2091 int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
2092
2093 int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
2094 void pci_disable_sriov(struct pci_dev *dev);
2095
2096 int pci_iov_sysfs_link(struct pci_dev *dev, struct pci_dev *virtfn, int id);
2097 int pci_iov_add_virtfn(struct pci_dev *dev, int id);
2098 void pci_iov_remove_virtfn(struct pci_dev *dev, int id);
2099 int pci_num_vf(struct pci_dev *dev);
2100 int pci_vfs_assigned(struct pci_dev *dev);
2101 int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
2102 int pci_sriov_get_totalvfs(struct pci_dev *dev);
2103 int pci_sriov_configure_simple(struct pci_dev *dev, int nr_virtfn);
2104 resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
2105 void pci_vf_drivers_autoprobe(struct pci_dev *dev, bool probe);
2106
2107 /* Arch may override these (weak) */
2108 int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs);
2109 int pcibios_sriov_disable(struct pci_dev *pdev);
2110 resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
2111 #else
pci_iov_virtfn_bus(struct pci_dev * dev,int id)2112 static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
2113 {
2114 return -ENOSYS;
2115 }
pci_iov_virtfn_devfn(struct pci_dev * dev,int id)2116 static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
2117 {
2118 return -ENOSYS;
2119 }
pci_enable_sriov(struct pci_dev * dev,int nr_virtfn)2120 static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2121 { return -ENODEV; }
2122
pci_iov_sysfs_link(struct pci_dev * dev,struct pci_dev * virtfn,int id)2123 static inline int pci_iov_sysfs_link(struct pci_dev *dev,
2124 struct pci_dev *virtfn, int id)
2125 {
2126 return -ENODEV;
2127 }
pci_iov_add_virtfn(struct pci_dev * dev,int id)2128 static inline int pci_iov_add_virtfn(struct pci_dev *dev, int id)
2129 {
2130 return -ENOSYS;
2131 }
pci_iov_remove_virtfn(struct pci_dev * dev,int id)2132 static inline void pci_iov_remove_virtfn(struct pci_dev *dev,
2133 int id) { }
pci_disable_sriov(struct pci_dev * dev)2134 static inline void pci_disable_sriov(struct pci_dev *dev) { }
pci_num_vf(struct pci_dev * dev)2135 static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
pci_vfs_assigned(struct pci_dev * dev)2136 static inline int pci_vfs_assigned(struct pci_dev *dev)
2137 { return 0; }
pci_sriov_set_totalvfs(struct pci_dev * dev,u16 numvfs)2138 static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2139 { return 0; }
pci_sriov_get_totalvfs(struct pci_dev * dev)2140 static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2141 { return 0; }
2142 #define pci_sriov_configure_simple NULL
pci_iov_resource_size(struct pci_dev * dev,int resno)2143 static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
2144 { return 0; }
pci_vf_drivers_autoprobe(struct pci_dev * dev,bool probe)2145 static inline void pci_vf_drivers_autoprobe(struct pci_dev *dev, bool probe) { }
2146 #endif
2147
2148 #if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
2149 void pci_hp_create_module_link(struct pci_slot *pci_slot);
2150 void pci_hp_remove_module_link(struct pci_slot *pci_slot);
2151 #endif
2152
2153 /**
2154 * pci_pcie_cap - get the saved PCIe capability offset
2155 * @dev: PCI device
2156 *
2157 * PCIe capability offset is calculated at PCI device initialization
2158 * time and saved in the data structure. This function returns saved
2159 * PCIe capability offset. Using this instead of pci_find_capability()
2160 * reduces unnecessary search in the PCI configuration space. If you
2161 * need to calculate PCIe capability offset from raw device for some
2162 * reasons, please use pci_find_capability() instead.
2163 */
pci_pcie_cap(struct pci_dev * dev)2164 static inline int pci_pcie_cap(struct pci_dev *dev)
2165 {
2166 return dev->pcie_cap;
2167 }
2168
2169 /**
2170 * pci_is_pcie - check if the PCI device is PCI Express capable
2171 * @dev: PCI device
2172 *
2173 * Returns: true if the PCI device is PCI Express capable, false otherwise.
2174 */
pci_is_pcie(struct pci_dev * dev)2175 static inline bool pci_is_pcie(struct pci_dev *dev)
2176 {
2177 return pci_pcie_cap(dev);
2178 }
2179
2180 /**
2181 * pcie_caps_reg - get the PCIe Capabilities Register
2182 * @dev: PCI device
2183 */
pcie_caps_reg(const struct pci_dev * dev)2184 static inline u16 pcie_caps_reg(const struct pci_dev *dev)
2185 {
2186 return dev->pcie_flags_reg;
2187 }
2188
2189 /**
2190 * pci_pcie_type - get the PCIe device/port type
2191 * @dev: PCI device
2192 */
pci_pcie_type(const struct pci_dev * dev)2193 static inline int pci_pcie_type(const struct pci_dev *dev)
2194 {
2195 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
2196 }
2197
2198 /**
2199 * pcie_find_root_port - Get the PCIe root port device
2200 * @dev: PCI device
2201 *
2202 * Traverse up the parent chain and return the PCIe Root Port PCI Device
2203 * for a given PCI/PCIe Device.
2204 */
pcie_find_root_port(struct pci_dev * dev)2205 static inline struct pci_dev *pcie_find_root_port(struct pci_dev *dev)
2206 {
2207 while (dev) {
2208 if (pci_is_pcie(dev) &&
2209 pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
2210 return dev;
2211 dev = pci_upstream_bridge(dev);
2212 }
2213
2214 return NULL;
2215 }
2216
2217 void pci_request_acs(void);
2218 bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
2219 bool pci_acs_path_enabled(struct pci_dev *start,
2220 struct pci_dev *end, u16 acs_flags);
2221 int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask);
2222
2223 #define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
2224 #define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
2225
2226 /* Large Resource Data Type Tag Item Names */
2227 #define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
2228 #define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
2229 #define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
2230
2231 #define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
2232 #define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
2233 #define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
2234
2235 /* Small Resource Data Type Tag Item Names */
2236 #define PCI_VPD_STIN_END 0x0f /* End */
2237
2238 #define PCI_VPD_SRDT_END (PCI_VPD_STIN_END << 3)
2239
2240 #define PCI_VPD_SRDT_TIN_MASK 0x78
2241 #define PCI_VPD_SRDT_LEN_MASK 0x07
2242 #define PCI_VPD_LRDT_TIN_MASK 0x7f
2243
2244 #define PCI_VPD_LRDT_TAG_SIZE 3
2245 #define PCI_VPD_SRDT_TAG_SIZE 1
2246
2247 #define PCI_VPD_INFO_FLD_HDR_SIZE 3
2248
2249 #define PCI_VPD_RO_KEYWORD_PARTNO "PN"
2250 #define PCI_VPD_RO_KEYWORD_SERIALNO "SN"
2251 #define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
2252 #define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
2253 #define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
2254
2255 /**
2256 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
2257 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2258 *
2259 * Returns the extracted Large Resource Data Type length.
2260 */
pci_vpd_lrdt_size(const u8 * lrdt)2261 static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
2262 {
2263 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
2264 }
2265
2266 /**
2267 * pci_vpd_lrdt_tag - Extracts the Large Resource Data Type Tag Item
2268 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2269 *
2270 * Returns the extracted Large Resource Data Type Tag item.
2271 */
pci_vpd_lrdt_tag(const u8 * lrdt)2272 static inline u16 pci_vpd_lrdt_tag(const u8 *lrdt)
2273 {
2274 return (u16)(lrdt[0] & PCI_VPD_LRDT_TIN_MASK);
2275 }
2276
2277 /**
2278 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
2279 * @srdt: Pointer to the beginning of the Small Resource Data Type tag
2280 *
2281 * Returns the extracted Small Resource Data Type length.
2282 */
pci_vpd_srdt_size(const u8 * srdt)2283 static inline u8 pci_vpd_srdt_size(const u8 *srdt)
2284 {
2285 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
2286 }
2287
2288 /**
2289 * pci_vpd_srdt_tag - Extracts the Small Resource Data Type Tag Item
2290 * @srdt: Pointer to the beginning of the Small Resource Data Type tag
2291 *
2292 * Returns the extracted Small Resource Data Type Tag Item.
2293 */
pci_vpd_srdt_tag(const u8 * srdt)2294 static inline u8 pci_vpd_srdt_tag(const u8 *srdt)
2295 {
2296 return ((*srdt) & PCI_VPD_SRDT_TIN_MASK) >> 3;
2297 }
2298
2299 /**
2300 * pci_vpd_info_field_size - Extracts the information field length
2301 * @info_field: Pointer to the beginning of an information field header
2302 *
2303 * Returns the extracted information field length.
2304 */
pci_vpd_info_field_size(const u8 * info_field)2305 static inline u8 pci_vpd_info_field_size(const u8 *info_field)
2306 {
2307 return info_field[2];
2308 }
2309
2310 /**
2311 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
2312 * @buf: Pointer to buffered vpd data
2313 * @off: The offset into the buffer at which to begin the search
2314 * @len: The length of the vpd buffer
2315 * @rdt: The Resource Data Type to search for
2316 *
2317 * Returns the index where the Resource Data Type was found or
2318 * -ENOENT otherwise.
2319 */
2320 int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
2321
2322 /**
2323 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
2324 * @buf: Pointer to buffered vpd data
2325 * @off: The offset into the buffer at which to begin the search
2326 * @len: The length of the buffer area, relative to off, in which to search
2327 * @kw: The keyword to search for
2328 *
2329 * Returns the index where the information field keyword was found or
2330 * -ENOENT otherwise.
2331 */
2332 int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
2333 unsigned int len, const char *kw);
2334
2335 /* PCI <-> OF binding helpers */
2336 #ifdef CONFIG_OF
2337 struct device_node;
2338 struct irq_domain;
2339 struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
2340
2341 /* Arch may override this (weak) */
2342 struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
2343
2344 #else /* CONFIG_OF */
2345 static inline struct irq_domain *
pci_host_bridge_of_msi_domain(struct pci_bus * bus)2346 pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
2347 #endif /* CONFIG_OF */
2348
2349 static inline struct device_node *
pci_device_to_OF_node(const struct pci_dev * pdev)2350 pci_device_to_OF_node(const struct pci_dev *pdev)
2351 {
2352 return pdev ? pdev->dev.of_node : NULL;
2353 }
2354
pci_bus_to_OF_node(struct pci_bus * bus)2355 static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
2356 {
2357 return bus ? bus->dev.of_node : NULL;
2358 }
2359
2360 #ifdef CONFIG_ACPI
2361 struct irq_domain *pci_host_bridge_acpi_msi_domain(struct pci_bus *bus);
2362
2363 void
2364 pci_msi_register_fwnode_provider(struct fwnode_handle *(*fn)(struct device *));
2365 bool pci_pr3_present(struct pci_dev *pdev);
2366 #else
2367 static inline struct irq_domain *
pci_host_bridge_acpi_msi_domain(struct pci_bus * bus)2368 pci_host_bridge_acpi_msi_domain(struct pci_bus *bus) { return NULL; }
pci_pr3_present(struct pci_dev * pdev)2369 static inline bool pci_pr3_present(struct pci_dev *pdev) { return false; }
2370 #endif
2371
2372 #ifdef CONFIG_EEH
pci_dev_to_eeh_dev(struct pci_dev * pdev)2373 static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
2374 {
2375 return pdev->dev.archdata.edev;
2376 }
2377 #endif
2378
2379 void pci_add_dma_alias(struct pci_dev *dev, u8 devfn_from, unsigned nr_devfns);
2380 bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2);
2381 int pci_for_each_dma_alias(struct pci_dev *pdev,
2382 int (*fn)(struct pci_dev *pdev,
2383 u16 alias, void *data), void *data);
2384
2385 /* Helper functions for operation of device flag */
pci_set_dev_assigned(struct pci_dev * pdev)2386 static inline void pci_set_dev_assigned(struct pci_dev *pdev)
2387 {
2388 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
2389 }
pci_clear_dev_assigned(struct pci_dev * pdev)2390 static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
2391 {
2392 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
2393 }
pci_is_dev_assigned(struct pci_dev * pdev)2394 static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
2395 {
2396 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
2397 }
2398
2399 /**
2400 * pci_ari_enabled - query ARI forwarding status
2401 * @bus: the PCI bus
2402 *
2403 * Returns true if ARI forwarding is enabled.
2404 */
pci_ari_enabled(struct pci_bus * bus)2405 static inline bool pci_ari_enabled(struct pci_bus *bus)
2406 {
2407 return bus->self && bus->self->ari_enabled;
2408 }
2409
2410 /**
2411 * pci_is_thunderbolt_attached - whether device is on a Thunderbolt daisy chain
2412 * @pdev: PCI device to check
2413 *
2414 * Walk upwards from @pdev and check for each encountered bridge if it's part
2415 * of a Thunderbolt controller. Reaching the host bridge means @pdev is not
2416 * Thunderbolt-attached. (But rather soldered to the mainboard usually.)
2417 */
pci_is_thunderbolt_attached(struct pci_dev * pdev)2418 static inline bool pci_is_thunderbolt_attached(struct pci_dev *pdev)
2419 {
2420 struct pci_dev *parent = pdev;
2421
2422 if (pdev->is_thunderbolt)
2423 return true;
2424
2425 while ((parent = pci_upstream_bridge(parent)))
2426 if (parent->is_thunderbolt)
2427 return true;
2428
2429 return false;
2430 }
2431
2432 #if defined(CONFIG_PCIEPORTBUS) || defined(CONFIG_EEH)
2433 void pci_uevent_ers(struct pci_dev *pdev, enum pci_ers_result err_type);
2434 #endif
2435
2436 /* Provide the legacy pci_dma_* API */
2437 #include <linux/pci-dma-compat.h>
2438
2439 #define pci_printk(level, pdev, fmt, arg...) \
2440 dev_printk(level, &(pdev)->dev, fmt, ##arg)
2441
2442 #define pci_emerg(pdev, fmt, arg...) dev_emerg(&(pdev)->dev, fmt, ##arg)
2443 #define pci_alert(pdev, fmt, arg...) dev_alert(&(pdev)->dev, fmt, ##arg)
2444 #define pci_crit(pdev, fmt, arg...) dev_crit(&(pdev)->dev, fmt, ##arg)
2445 #define pci_err(pdev, fmt, arg...) dev_err(&(pdev)->dev, fmt, ##arg)
2446 #define pci_warn(pdev, fmt, arg...) dev_warn(&(pdev)->dev, fmt, ##arg)
2447 #define pci_notice(pdev, fmt, arg...) dev_notice(&(pdev)->dev, fmt, ##arg)
2448 #define pci_info(pdev, fmt, arg...) dev_info(&(pdev)->dev, fmt, ##arg)
2449 #define pci_dbg(pdev, fmt, arg...) dev_dbg(&(pdev)->dev, fmt, ##arg)
2450
2451 #define pci_notice_ratelimited(pdev, fmt, arg...) \
2452 dev_notice_ratelimited(&(pdev)->dev, fmt, ##arg)
2453
2454 #define pci_info_ratelimited(pdev, fmt, arg...) \
2455 dev_info_ratelimited(&(pdev)->dev, fmt, ##arg)
2456
2457 #define pci_WARN(pdev, condition, fmt, arg...) \
2458 WARN(condition, "%s %s: " fmt, \
2459 dev_driver_string(&(pdev)->dev), pci_name(pdev), ##arg)
2460
2461 #define pci_WARN_ONCE(pdev, condition, fmt, arg...) \
2462 WARN_ONCE(condition, "%s %s: " fmt, \
2463 dev_driver_string(&(pdev)->dev), pci_name(pdev), ##arg)
2464
2465 #endif /* LINUX_PCI_H */
2466