Home
last modified time | relevance | path

Searched defs:uaddlv (Results 1 – 6 of 6) sorted by relevance

/third_party/openh264/codec/processing/src/arm64/
Dadaptive_quantization_aarch64_neon.S82 uaddlv d4, v4.4s //sqr define
83 uaddlv d3, v3.4s //sqr_cur define
/third_party/vixl/test/aarch64/
Dtest-trace-aarch64.cc2215 __ uaddlv(d28, v22.V4S()); in GenerateTestSequenceNEON() local
2216 __ uaddlv(h0, v19.V16B()); in GenerateTestSequenceNEON() local
2217 __ uaddlv(h30, v30.V8B()); in GenerateTestSequenceNEON() local
2218 __ uaddlv(s24, v18.V4H()); in GenerateTestSequenceNEON() local
2219 __ uaddlv(s10, v0.V8H()); in GenerateTestSequenceNEON() local
/third_party/node/deps/v8/src/codegen/arm64/
Dassembler-arm64.cc2025 void Assembler::uaddlv(const VRegister& vd, const VRegister& vn) { in uaddlv() function in v8::internal::Assembler
/third_party/vixl/src/aarch64/
Dassembler-aarch64.cc4801 void Assembler::uaddlv(const VRegister& vd, const VRegister& vn) { in uaddlv() function in vixl::aarch64::Assembler
Dlogic-aarch64.cc1269 LogicVRegister Simulator::uaddlv(VectorFormat vform, in uaddlv() function in vixl::aarch64::Simulator
/third_party/node/deps/v8/src/execution/arm64/
Dsimulator-logic-arm64.cc1201 LogicVRegister Simulator::uaddlv(VectorFormat vform, LogicVRegister dst, in uaddlv() function in v8::internal::Simulator