• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Device Tree for the ARM Integrator/AP platform
4 */
5
6/dts-v1/;
7#include "integrator.dtsi"
8#include <dt-bindings/gpio/gpio.h>
9#include <dt-bindings/input/input.h>
10
11/ {
12	model = "ARM Integrator/AP";
13	compatible = "arm,integrator-ap";
14
15	cpus {
16		#address-cells = <1>;
17		#size-cells = <0>;
18
19		cpu@0 {
20			device_type = "cpu";
21			/*
22			 * Since the board has pluggable CPU modules, we
23			 * cannot define a proper compatible here. Let the
24			 * boot loader fill in the apropriate compatible
25			 * string if necessary.
26			 */
27			/* compatible = "arm,arm926ej-s"; */
28			reg = <0>;
29			/*
30			 * The documentation in ARM DUI 0138E page 3-12 states
31			 * that the maximum frequency for this clock is 200 MHz
32			 * but painful trial-and-error has proved to me that it
33			 * is actually just hanging the system above 71 MHz.
34			 * Sad but true.
35			 */
36					 /* kHz     uV   */
37			operating-points = <71000  0
38					    66000  0
39					    60000  0
40					    48000  0
41					    36000  0
42					    24000  0
43					    12000  0>;
44			clocks = <&cmosc>;
45			clock-names = "cpu";
46			clock-latency = <1000000>; /* 1 ms */
47		};
48	};
49
50	aliases {
51		arm,timer-primary = &timer2;
52		arm,timer-secondary = &timer1;
53	};
54
55	chosen {
56		bootargs = "root=/dev/ram0 console=ttyAM0,38400n8 earlyprintk";
57	};
58
59	/* 24 MHz chrystal on the Integrator/AP development board */
60	xtal24mhz: xtal24mhz@24M {
61		#clock-cells = <0>;
62		compatible = "fixed-clock";
63		clock-frequency = <24000000>;
64	};
65
66	pclk: pclk@0 {
67		#clock-cells = <0>;
68		compatible = "fixed-factor-clock";
69		clock-div = <1>;
70		clock-mult = <1>;
71		clocks = <&xtal24mhz>;
72	};
73
74	/* The UART clock is 14.74 MHz divided by an ICS525 */
75	uartclk: uartclk@14.74M {
76		#clock-cells = <0>;
77		compatible = "fixed-clock";
78		clock-frequency = <14745600>;
79		clocks = <&xtal24mhz>;
80	};
81
82	core-module@10000000 {
83		/* 24 MHz chrystal on the core module */
84		cm24mhz: cm24mhz@24M {
85			#clock-cells = <0>;
86			compatible = "fixed-clock";
87			clock-frequency = <24000000>;
88		};
89
90		/* Oscillator on the core module, clocks the CPU core */
91		cmosc: cmosc@24M {
92			compatible = "arm,syscon-icst525-integratorap-cm";
93			#clock-cells = <0>;
94			lock-offset = <0x14>;
95			vco-offset = <0x08>;
96			clocks = <&cm24mhz>;
97		};
98
99		/* Auxilary oscillator on the core module, 32.369MHz at boot */
100		auxosc: auxosc@24M {
101			compatible = "arm,syscon-icst525";
102			#clock-cells = <0>;
103			lock-offset = <0x14>;
104			vco-offset = <0x1c>;
105			clocks = <&cm24mhz>;
106		};
107	};
108
109	syscon {
110		compatible = "arm,integrator-ap-syscon", "syscon";
111		reg = <0x11000000 0x100>;
112
113		/*
114		 * SYSCLK clocks PCIv3 bridge, system controller and the
115		 * logic modules.
116		 */
117		sysclk: apsys@24M {
118			compatible = "arm,syscon-icst525-integratorap-sys";
119			#clock-cells = <0>;
120			lock-offset = <0x1c>;
121			vco-offset = <0x04>;
122			clocks = <&xtal24mhz>;
123		};
124
125		/* One-bit control for the PCI bus clock (33 or 25 MHz) */
126		pciclk: pciclk@24M {
127			compatible = "arm,syscon-icst525-integratorap-pci";
128			#clock-cells = <0>;
129			lock-offset = <0x1c>;
130			vco-offset = <0x04>;
131			clocks = <&xtal24mhz>;
132		};
133	};
134
135	timer0: timer@13000000 {
136		compatible = "arm,integrator-timer";
137		clocks = <&xtal24mhz>;
138	};
139
140	timer1: timer@13000100 {
141		compatible = "arm,integrator-timer";
142		clocks = <&xtal24mhz>;
143	};
144
145	timer2: timer@13000200 {
146		compatible = "arm,integrator-timer";
147		clocks = <&xtal24mhz>;
148	};
149
150	pic: pic@14000000 {
151		valid-mask = <0x003fffff>;
152	};
153
154	pci: pciv3@62000000 {
155		compatible = "arm,integrator-ap-pci", "v3,v360epc-pci";
156		device_type = "pci";
157		#interrupt-cells = <1>;
158		#size-cells = <2>;
159		#address-cells = <3>;
160		/* Bridge registers and config access space */
161		reg = <0x62000000 0x10000>, <0x61000000 0x01000000>;
162		interrupt-parent = <&pic>;
163		interrupts = <17>; /* Bus error IRQ */
164		clocks = <&pciclk>;
165		bus-range = <0x00 0xff>;
166		ranges = <0x01000000 0 0x0000000 /* I/O space @00000000 */
167			0x60000000 0 0x00010000 /* 64 KB @ LB 60000000 */
168			0x02000000 0 0x40000000 /* non-prefectable memory @40000000 */
169			0x40000000 0 0x10000000 /* 256 MiB @ LB 40000000 1:1 */
170			0x42000000 0 0x50000000 /* prefetchable memory @50000000 */
171			0x50000000 0 0x10000000>; /* 256 MiB @ LB 50000000 1:1 */
172		dma-ranges = <0x02000000 0 0x20000000 /* EBI memory space */
173			0x20000000 0 0x20000000 /* 512 MB @ LB 20000000 1:1 */
174			0x02000000 0 0x80000000 /* Core module alias memory */
175			0x80000000 0 0x40000000>; /* 1GB @ LB 80000000 */
176		interrupt-map-mask = <0xf800 0 0 0x7>;
177		interrupt-map = <
178		/* IDSEL 9 */
179		0x4800 0 0 1 &pic 13 /* INT A on slot 9 is irq 13 */
180		0x4800 0 0 2 &pic 14 /* INT B on slot 9 is irq 14 */
181		0x4800 0 0 3 &pic 15 /* INT C on slot 9 is irq 15 */
182		0x4800 0 0 4 &pic 16 /* INT D on slot 9 is irq 16 */
183		/* IDSEL 10 */
184		0x5000 0 0 1 &pic 14 /* INT A on slot 10 is irq 14 */
185		0x5000 0 0 2 &pic 15 /* INT B on slot 10 is irq 15 */
186		0x5000 0 0 3 &pic 16 /* INT C on slot 10 is irq 16 */
187		0x5000 0 0 4 &pic 13 /* INT D on slot 10 is irq 13 */
188		/* IDSEL 11 */
189		0x5800 0 0 1 &pic 15 /* INT A on slot 11 is irq 15 */
190		0x5800 0 0 2 &pic 16 /* INT B on slot 11 is irq 16 */
191		0x5800 0 0 3 &pic 13 /* INT C on slot 11 is irq 13 */
192		0x5800 0 0 4 &pic 14 /* INT D on slot 11 is irq 14 */
193		/* IDSEL 12 */
194		0x6000 0 0 1 &pic 16 /* INT A on slot 12 is irq 16 */
195		0x6000 0 0 2 &pic 13 /* INT B on slot 12 is irq 13 */
196		0x6000 0 0 3 &pic 14 /* INT C on slot 12 is irq 14 */
197		0x6000 0 0 4 &pic 15 /* INT D on slot 12 is irq 15 */
198		>;
199	};
200
201	fpga {
202		/*
203		 * The Integator/AP predates the idea to have magic numbers
204		 * identifying the PrimeCell in hardware, thus we have to
205		 * supply these from the device tree.
206		 */
207		rtc: rtc@15000000 {
208			compatible = "arm,pl030", "arm,primecell";
209			arm,primecell-periphid = <0x00041030>;
210			clocks = <&pclk>;
211			clock-names = "apb_pclk";
212		};
213
214		uart0: uart@16000000 {
215			compatible = "arm,pl010", "arm,primecell";
216			arm,primecell-periphid = <0x00041010>;
217			clocks = <&uartclk>, <&pclk>;
218			clock-names = "uartclk", "apb_pclk";
219		};
220
221		uart1: uart@17000000 {
222			compatible = "arm,pl010", "arm,primecell";
223			arm,primecell-periphid = <0x00041010>;
224			clocks = <&uartclk>, <&pclk>;
225			clock-names = "uartclk", "apb_pclk";
226		};
227
228		kmi0: kmi@18000000 {
229			compatible = "arm,pl050", "arm,primecell";
230			arm,primecell-periphid = <0x00041050>;
231			clocks = <&xtal24mhz>, <&pclk>;
232			clock-names = "KMIREFCLK", "apb_pclk";
233		};
234
235		kmi1: kmi@19000000 {
236			compatible = "arm,pl050", "arm,primecell";
237			arm,primecell-periphid = <0x00041050>;
238			clocks = <&xtal24mhz>, <&pclk>;
239			clock-names = "KMIREFCLK", "apb_pclk";
240		};
241	};
242
243	/*
244	 * Logic module bus, we support up to 4 logical modules
245	 * They appear at 0xc0000000, 0xd0000000, 0xe0000000 and 0xf0000000
246	 * and use interrupts 9, 10, 11 and 12 respectively.
247	 */
248	bus@c0000000 {
249		compatible = "arm,integrator-ap-lm";
250		#address-cells = <1>;
251		#size-cells = <1>;
252		ranges = <0xc0000000 0xc0000000 0x40000000>;
253		dma-ranges;
254
255		lm0: bus@c0000000 {
256			compatible = "simple-bus";
257			ranges = <0x00000000 0xc0000000 0x10000000>;
258			dma-ranges = <0x00000000 0x80000000 0x10000000>;
259			reg = <0xc0000000 0x10000000>;
260			#address-cells = <1>;
261			#size-cells = <1>;
262		};
263		lm1: bus@d0000000 {
264			compatible = "simple-bus";
265			ranges = <0x00000000 0xd0000000 0x10000000>;
266			dma-ranges = <0x00000000 0x80000000 0x10000000>;
267			reg = <0xd0000000 0x10000000>;
268			#address-cells = <1>;
269			#size-cells = <1>;
270		};
271		lm2: bus@e0000000 {
272			compatible = "simple-bus";
273			ranges = <0x00000000 0xe0000000 0x10000000>;
274			dma-ranges = <0x00000000 0x80000000 0x10000000>;
275			reg = <0xe0000000 0x10000000>;
276			#address-cells = <1>;
277			#size-cells = <1>;
278		};
279		lm3: bus@f0000000 {
280			compatible = "simple-bus";
281			ranges = <0x00000000 0xf0000000 0x10000000>;
282			dma-ranges = <0x00000000 0x80000000 0x10000000>;
283			reg = <0xf0000000 0x10000000>;
284			#address-cells = <1>;
285			#size-cells = <1>;
286		};
287	};
288};
289