Home
last modified time | relevance | path

Searched refs:frag_face (Results 1 – 8 of 8) sorted by relevance

/third_party/mesa3d/src/freedreno/ir3/
Dir3_context.h84 struct ir3_instruction *frag_face, *frag_coord; member
Dir3_shader.h585 bool frag_face, color0_mrt; member
Dir3_compiler_nir.c2367 if (!ctx->frag_face) { in emit_intrinsic()
2368 ctx->so->frag_face = true; in emit_intrinsic()
2369 ctx->frag_face = in emit_intrinsic()
2371 ctx->frag_face->dsts[0]->flags |= IR3_REG_HALF; in emit_intrinsic()
2376 dst[0] = ir3_CMPS_S(b, ctx->frag_face, 0, in emit_intrinsic()
/third_party/mesa3d/src/gallium/drivers/freedreno/a5xx/
Dfd5_program.c573 COND(s[FS].v->frag_face, A5XX_GRAS_CNTL_IJ_LINEAR_PIXEL) | in fd5_program_emit()
594 COND(s[FS].v->frag_face, A5XX_RB_RENDER_CONTROL0_IJ_LINEAR_PIXEL) | in fd5_program_emit()
598 COND(s[FS].v->frag_face, A5XX_RB_RENDER_CONTROL1_FACENESS) | in fd5_program_emit()
/third_party/mesa3d/src/gallium/drivers/freedreno/a4xx/
Dfd4_program.c391 COND(s[FS].v->frag_face, A4XX_SP_FS_CTRL_REG1_FACENESS) | in fd4_program_emit()
433 COND(s[FS].v->frag_face, A4XX_RB_RENDER_CONTROL2_FACENESS) | in fd4_program_emit()
/third_party/mesa3d/src/gallium/drivers/freedreno/a6xx/
Dfd6_program.c874 bool need_size = fs->frag_face || fs->fragcoord_compmask != 0; in setup_stateobj()
924 COND(fs->frag_face, A6XX_RB_RENDER_CONTROL1_FACENESS)); in setup_stateobj()
/third_party/mesa3d/src/gallium/drivers/freedreno/a3xx/
Dfd3_emit.c527 val |= COND(fp->frag_face, A3XX_RB_RENDER_CONTROL_FACENESS); in fd3_emit_state()
/third_party/mesa3d/src/freedreno/vulkan/
Dtu_pipeline.c1466 bool need_size = fs->frag_face || fs->fragcoord_compmask != 0; in tu6_emit_fs_inputs()
1506 COND(fs->frag_face, A6XX_RB_RENDER_CONTROL1_FACENESS)); in tu6_emit_fs_inputs()