• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1  /*
2   * This file is subject to the terms and conditions of the GNU General Public
3   * License.  See the file "COPYING" in the main directory of this archive
4   * for more details.
5   *
6   * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
7   * Copyright (C) 2000 Silicon Graphics, Inc.
8   * Modified for further R[236]000 support by Paul M. Antoine, 1996.
9   * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
10   * Copyright (C) 2000, 07 MIPS Technologies, Inc.
11   * Copyright (C) 2003, 2004  Maciej W. Rozycki
12   */
13  #ifndef _ASM_MIPSREGS_H
14  #define _ASM_MIPSREGS_H
15  
16  #include <linux/linkage.h>
17  #include <linux/types.h>
18  #include <asm/hazards.h>
19  #include <asm/isa-rev.h>
20  #include <asm/war.h>
21  
22  /*
23   * The following macros are especially useful for __asm__
24   * inline assembler.
25   */
26  #ifndef __STR
27  #define __STR(x) #x
28  #endif
29  #ifndef STR
30  #define STR(x) __STR(x)
31  #endif
32  
33  /*
34   *  Configure language
35   */
36  #ifdef __ASSEMBLY__
37  #define _ULCAST_
38  #define _U64CAST_
39  #else
40  #define _ULCAST_ (unsigned long)
41  #define _U64CAST_ (u64)
42  #endif
43  
44  /*
45   * Coprocessor 0 register names
46   */
47  #define CP0_INDEX $0
48  #define CP0_RANDOM $1
49  #define CP0_ENTRYLO0 $2
50  #define CP0_ENTRYLO1 $3
51  #define CP0_CONF $3
52  #define CP0_GLOBALNUMBER $3, 1
53  #define CP0_CONTEXT $4
54  #define CP0_PAGEMASK $5
55  #define CP0_PAGEGRAIN $5, 1
56  #define CP0_SEGCTL0 $5, 2
57  #define CP0_SEGCTL1 $5, 3
58  #define CP0_SEGCTL2 $5, 4
59  #define CP0_WIRED $6
60  #define CP0_INFO $7
61  #define CP0_HWRENA $7
62  #define CP0_BADVADDR $8
63  #define CP0_BADINSTR $8, 1
64  #define CP0_COUNT $9
65  #define CP0_ENTRYHI $10
66  #define CP0_GUESTCTL1 $10, 4
67  #define CP0_GUESTCTL2 $10, 5
68  #define CP0_GUESTCTL3 $10, 6
69  #define CP0_COMPARE $11
70  #define CP0_GUESTCTL0EXT $11, 4
71  #define CP0_STATUS $12
72  #define CP0_GUESTCTL0 $12, 6
73  #define CP0_GTOFFSET $12, 7
74  #define CP0_CAUSE $13
75  #define CP0_EPC $14
76  #define CP0_PRID $15
77  #define CP0_EBASE $15, 1
78  #define CP0_CMGCRBASE $15, 3
79  #define CP0_CONFIG $16
80  #define CP0_CONFIG3 $16, 3
81  #define CP0_CONFIG5 $16, 5
82  #define CP0_CONFIG6 $16, 6
83  #define CP0_LLADDR $17
84  #define CP0_WATCHLO $18
85  #define CP0_WATCHHI $19
86  #define CP0_XCONTEXT $20
87  #define CP0_FRAMEMASK $21
88  #define CP0_DIAGNOSTIC $22
89  #define CP0_DIAGNOSTIC1 $22, 1
90  #define CP0_DEBUG $23
91  #define CP0_DEPC $24
92  #define CP0_PERFORMANCE $25
93  #define CP0_ECC $26
94  #define CP0_CACHEERR $27
95  #define CP0_TAGLO $28
96  #define CP0_TAGHI $29
97  #define CP0_ERROREPC $30
98  #define CP0_DESAVE $31
99  
100  /*
101   * R4640/R4650 cp0 register names.  These registers are listed
102   * here only for completeness; without MMU these CPUs are not useable
103   * by Linux.  A future ELKS port might take make Linux run on them
104   * though ...
105   */
106  #define CP0_IBASE $0
107  #define CP0_IBOUND $1
108  #define CP0_DBASE $2
109  #define CP0_DBOUND $3
110  #define CP0_CALG $17
111  #define CP0_IWATCH $18
112  #define CP0_DWATCH $19
113  
114  /*
115   * Coprocessor 0 Set 1 register names
116   */
117  #define CP0_S1_DERRADDR0  $26
118  #define CP0_S1_DERRADDR1  $27
119  #define CP0_S1_INTCONTROL $20
120  
121  /*
122   * Coprocessor 0 Set 2 register names
123   */
124  #define CP0_S2_SRSCTL	  $12	/* MIPSR2 */
125  
126  /*
127   * Coprocessor 0 Set 3 register names
128   */
129  #define CP0_S3_SRSMAP	  $12	/* MIPSR2 */
130  
131  /*
132   *  TX39 Series
133   */
134  #define CP0_TX39_CACHE	$7
135  
136  
137  /* Generic EntryLo bit definitions */
138  #define ENTRYLO_G		(_ULCAST_(1) << 0)
139  #define ENTRYLO_V		(_ULCAST_(1) << 1)
140  #define ENTRYLO_D		(_ULCAST_(1) << 2)
141  #define ENTRYLO_C_SHIFT		3
142  #define ENTRYLO_C		(_ULCAST_(7) << ENTRYLO_C_SHIFT)
143  
144  /* R3000 EntryLo bit definitions */
145  #define R3K_ENTRYLO_G		(_ULCAST_(1) << 8)
146  #define R3K_ENTRYLO_V		(_ULCAST_(1) << 9)
147  #define R3K_ENTRYLO_D		(_ULCAST_(1) << 10)
148  #define R3K_ENTRYLO_N		(_ULCAST_(1) << 11)
149  
150  /* MIPS32/64 EntryLo bit definitions */
151  #define MIPS_ENTRYLO_PFN_SHIFT	6
152  #define MIPS_ENTRYLO_XI		(_ULCAST_(1) << (BITS_PER_LONG - 2))
153  #define MIPS_ENTRYLO_RI		(_ULCAST_(1) << (BITS_PER_LONG - 1))
154  
155  /*
156   * MIPSr6+ GlobalNumber register definitions
157   */
158  #define MIPS_GLOBALNUMBER_VP_SHF	0
159  #define MIPS_GLOBALNUMBER_VP		(_ULCAST_(0xff) << MIPS_GLOBALNUMBER_VP_SHF)
160  #define MIPS_GLOBALNUMBER_CORE_SHF	8
161  #define MIPS_GLOBALNUMBER_CORE		(_ULCAST_(0xff) << MIPS_GLOBALNUMBER_CORE_SHF)
162  #define MIPS_GLOBALNUMBER_CLUSTER_SHF	16
163  #define MIPS_GLOBALNUMBER_CLUSTER	(_ULCAST_(0xf) << MIPS_GLOBALNUMBER_CLUSTER_SHF)
164  
165  /*
166   * Values for PageMask register
167   */
168  #ifdef CONFIG_CPU_VR41XX
169  
170  /* Why doesn't stupidity hurt ... */
171  
172  #define PM_1K		0x00000000
173  #define PM_4K		0x00001800
174  #define PM_16K		0x00007800
175  #define PM_64K		0x0001f800
176  #define PM_256K		0x0007f800
177  
178  #else
179  
180  #define PM_4K		0x00000000
181  #define PM_8K		0x00002000
182  #define PM_16K		0x00006000
183  #define PM_32K		0x0000e000
184  #define PM_64K		0x0001e000
185  #define PM_128K		0x0003e000
186  #define PM_256K		0x0007e000
187  #define PM_512K		0x000fe000
188  #define PM_1M		0x001fe000
189  #define PM_2M		0x003fe000
190  #define PM_4M		0x007fe000
191  #define PM_8M		0x00ffe000
192  #define PM_16M		0x01ffe000
193  #define PM_32M		0x03ffe000
194  #define PM_64M		0x07ffe000
195  #define PM_256M		0x1fffe000
196  #define PM_1G		0x7fffe000
197  
198  #endif
199  
200  /*
201   * Default page size for a given kernel configuration
202   */
203  #ifdef CONFIG_PAGE_SIZE_4KB
204  #define PM_DEFAULT_MASK PM_4K
205  #elif defined(CONFIG_PAGE_SIZE_8KB)
206  #define PM_DEFAULT_MASK PM_8K
207  #elif defined(CONFIG_PAGE_SIZE_16KB)
208  #define PM_DEFAULT_MASK PM_16K
209  #elif defined(CONFIG_PAGE_SIZE_32KB)
210  #define PM_DEFAULT_MASK PM_32K
211  #elif defined(CONFIG_PAGE_SIZE_64KB)
212  #define PM_DEFAULT_MASK PM_64K
213  #else
214  #error Bad page size configuration!
215  #endif
216  
217  /*
218   * Default huge tlb size for a given kernel configuration
219   */
220  #ifdef CONFIG_PAGE_SIZE_4KB
221  #define PM_HUGE_MASK	PM_1M
222  #elif defined(CONFIG_PAGE_SIZE_8KB)
223  #define PM_HUGE_MASK	PM_4M
224  #elif defined(CONFIG_PAGE_SIZE_16KB)
225  #define PM_HUGE_MASK	PM_16M
226  #elif defined(CONFIG_PAGE_SIZE_32KB)
227  #define PM_HUGE_MASK	PM_64M
228  #elif defined(CONFIG_PAGE_SIZE_64KB)
229  #define PM_HUGE_MASK	PM_256M
230  #elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT)
231  #error Bad page size configuration for hugetlbfs!
232  #endif
233  
234  /*
235   * Wired register bits
236   */
237  #define MIPSR6_WIRED_LIMIT_SHIFT 16
238  #define MIPSR6_WIRED_LIMIT	(_ULCAST_(0xffff) << MIPSR6_WIRED_LIMIT_SHIFT)
239  #define MIPSR6_WIRED_WIRED_SHIFT 0
240  #define MIPSR6_WIRED_WIRED	(_ULCAST_(0xffff) << MIPSR6_WIRED_WIRED_SHIFT)
241  
242  /*
243   * Values used for computation of new tlb entries
244   */
245  #define PL_4K		12
246  #define PL_16K		14
247  #define PL_64K		16
248  #define PL_256K		18
249  #define PL_1M		20
250  #define PL_4M		22
251  #define PL_16M		24
252  #define PL_64M		26
253  #define PL_256M		28
254  
255  /*
256   * PageGrain bits
257   */
258  #define PG_RIE		(_ULCAST_(1) <<	 31)
259  #define PG_XIE		(_ULCAST_(1) <<	 30)
260  #define PG_ELPA		(_ULCAST_(1) <<	 29)
261  #define PG_ESP		(_ULCAST_(1) <<	 28)
262  #define PG_IEC		(_ULCAST_(1) <<  27)
263  
264  /* MIPS32/64 EntryHI bit definitions */
265  #define MIPS_ENTRYHI_EHINV	(_ULCAST_(1) << 10)
266  #define MIPS_ENTRYHI_ASIDX	(_ULCAST_(0x3) << 8)
267  #define MIPS_ENTRYHI_ASID	(_ULCAST_(0xff) << 0)
268  
269  /*
270   * R4x00 interrupt enable / cause bits
271   */
272  #define IE_SW0		(_ULCAST_(1) <<	 8)
273  #define IE_SW1		(_ULCAST_(1) <<	 9)
274  #define IE_IRQ0		(_ULCAST_(1) << 10)
275  #define IE_IRQ1		(_ULCAST_(1) << 11)
276  #define IE_IRQ2		(_ULCAST_(1) << 12)
277  #define IE_IRQ3		(_ULCAST_(1) << 13)
278  #define IE_IRQ4		(_ULCAST_(1) << 14)
279  #define IE_IRQ5		(_ULCAST_(1) << 15)
280  
281  /*
282   * R4x00 interrupt cause bits
283   */
284  #define C_SW0		(_ULCAST_(1) <<	 8)
285  #define C_SW1		(_ULCAST_(1) <<	 9)
286  #define C_IRQ0		(_ULCAST_(1) << 10)
287  #define C_IRQ1		(_ULCAST_(1) << 11)
288  #define C_IRQ2		(_ULCAST_(1) << 12)
289  #define C_IRQ3		(_ULCAST_(1) << 13)
290  #define C_IRQ4		(_ULCAST_(1) << 14)
291  #define C_IRQ5		(_ULCAST_(1) << 15)
292  
293  /*
294   * Bitfields in the R4xx0 cp0 status register
295   */
296  #define ST0_IE			0x00000001
297  #define ST0_EXL			0x00000002
298  #define ST0_ERL			0x00000004
299  #define ST0_KSU			0x00000018
300  #  define KSU_USER		0x00000010
301  #  define KSU_SUPERVISOR	0x00000008
302  #  define KSU_KERNEL		0x00000000
303  #define ST0_UX			0x00000020
304  #define ST0_SX			0x00000040
305  #define ST0_KX			0x00000080
306  #define ST0_DE			0x00010000
307  #define ST0_CE			0x00020000
308  
309  /*
310   * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
311   * cacheops in userspace.  This bit exists only on RM7000 and RM9000
312   * processors.
313   */
314  #define ST0_CO			0x08000000
315  
316  /*
317   * Bitfields in the R[23]000 cp0 status register.
318   */
319  #define ST0_IEC			0x00000001
320  #define ST0_KUC			0x00000002
321  #define ST0_IEP			0x00000004
322  #define ST0_KUP			0x00000008
323  #define ST0_IEO			0x00000010
324  #define ST0_KUO			0x00000020
325  /* bits 6 & 7 are reserved on R[23]000 */
326  #define ST0_ISC			0x00010000
327  #define ST0_SWC			0x00020000
328  #define ST0_CM			0x00080000
329  
330  /*
331   * Bits specific to the R4640/R4650
332   */
333  #define ST0_UM			(_ULCAST_(1) <<	 4)
334  #define ST0_IL			(_ULCAST_(1) << 23)
335  #define ST0_DL			(_ULCAST_(1) << 24)
336  
337  /*
338   * Enable the MIPS MDMX and DSP ASEs
339   */
340  #define ST0_MX			0x01000000
341  
342  /*
343   * Status register bits available in all MIPS CPUs.
344   */
345  #define ST0_IM			0x0000ff00
346  #define	 STATUSB_IP0		8
347  #define	 STATUSF_IP0		(_ULCAST_(1) <<	 8)
348  #define	 STATUSB_IP1		9
349  #define	 STATUSF_IP1		(_ULCAST_(1) <<	 9)
350  #define	 STATUSB_IP2		10
351  #define	 STATUSF_IP2		(_ULCAST_(1) << 10)
352  #define	 STATUSB_IP3		11
353  #define	 STATUSF_IP3		(_ULCAST_(1) << 11)
354  #define	 STATUSB_IP4		12
355  #define	 STATUSF_IP4		(_ULCAST_(1) << 12)
356  #define	 STATUSB_IP5		13
357  #define	 STATUSF_IP5		(_ULCAST_(1) << 13)
358  #define	 STATUSB_IP6		14
359  #define	 STATUSF_IP6		(_ULCAST_(1) << 14)
360  #define	 STATUSB_IP7		15
361  #define	 STATUSF_IP7		(_ULCAST_(1) << 15)
362  #define	 STATUSB_IP8		0
363  #define	 STATUSF_IP8		(_ULCAST_(1) <<	 0)
364  #define	 STATUSB_IP9		1
365  #define	 STATUSF_IP9		(_ULCAST_(1) <<	 1)
366  #define	 STATUSB_IP10		2
367  #define	 STATUSF_IP10		(_ULCAST_(1) <<	 2)
368  #define	 STATUSB_IP11		3
369  #define	 STATUSF_IP11		(_ULCAST_(1) <<	 3)
370  #define	 STATUSB_IP12		4
371  #define	 STATUSF_IP12		(_ULCAST_(1) <<	 4)
372  #define	 STATUSB_IP13		5
373  #define	 STATUSF_IP13		(_ULCAST_(1) <<	 5)
374  #define	 STATUSB_IP14		6
375  #define	 STATUSF_IP14		(_ULCAST_(1) <<	 6)
376  #define	 STATUSB_IP15		7
377  #define	 STATUSF_IP15		(_ULCAST_(1) <<	 7)
378  #define ST0_CH			0x00040000
379  #define ST0_NMI			0x00080000
380  #define ST0_SR			0x00100000
381  #define ST0_TS			0x00200000
382  #define ST0_BEV			0x00400000
383  #define ST0_RE			0x02000000
384  #define ST0_FR			0x04000000
385  #define ST0_CU			0xf0000000
386  #define ST0_CU0			0x10000000
387  #define ST0_CU1			0x20000000
388  #define ST0_CU2			0x40000000
389  #define ST0_CU3			0x80000000
390  #define ST0_XX			0x80000000	/* MIPS IV naming */
391  
392  /* in-kernel enabled CUs */
393  #ifdef CONFIG_CPU_LOONGSON64
394  #define ST0_KERNEL_CUMASK      (ST0_CU0 | ST0_CU2)
395  #else
396  #define ST0_KERNEL_CUMASK      ST0_CU0
397  #endif
398  
399  /*
400   * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
401   */
402  #define INTCTLB_IPFDC		23
403  #define INTCTLF_IPFDC		(_ULCAST_(7) << INTCTLB_IPFDC)
404  #define INTCTLB_IPPCI		26
405  #define INTCTLF_IPPCI		(_ULCAST_(7) << INTCTLB_IPPCI)
406  #define INTCTLB_IPTI		29
407  #define INTCTLF_IPTI		(_ULCAST_(7) << INTCTLB_IPTI)
408  
409  /*
410   * Bitfields and bit numbers in the coprocessor 0 cause register.
411   *
412   * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
413   */
414  #define CAUSEB_EXCCODE		2
415  #define CAUSEF_EXCCODE		(_ULCAST_(31)  <<  2)
416  #define CAUSEB_IP		8
417  #define CAUSEF_IP		(_ULCAST_(255) <<  8)
418  #define	 CAUSEB_IP0		8
419  #define	 CAUSEF_IP0		(_ULCAST_(1)   <<  8)
420  #define	 CAUSEB_IP1		9
421  #define	 CAUSEF_IP1		(_ULCAST_(1)   <<  9)
422  #define	 CAUSEB_IP2		10
423  #define	 CAUSEF_IP2		(_ULCAST_(1)   << 10)
424  #define	 CAUSEB_IP3		11
425  #define	 CAUSEF_IP3		(_ULCAST_(1)   << 11)
426  #define	 CAUSEB_IP4		12
427  #define	 CAUSEF_IP4		(_ULCAST_(1)   << 12)
428  #define	 CAUSEB_IP5		13
429  #define	 CAUSEF_IP5		(_ULCAST_(1)   << 13)
430  #define	 CAUSEB_IP6		14
431  #define	 CAUSEF_IP6		(_ULCAST_(1)   << 14)
432  #define	 CAUSEB_IP7		15
433  #define	 CAUSEF_IP7		(_ULCAST_(1)   << 15)
434  #define CAUSEB_FDCI		21
435  #define CAUSEF_FDCI		(_ULCAST_(1)   << 21)
436  #define CAUSEB_WP		22
437  #define CAUSEF_WP		(_ULCAST_(1)   << 22)
438  #define CAUSEB_IV		23
439  #define CAUSEF_IV		(_ULCAST_(1)   << 23)
440  #define CAUSEB_PCI		26
441  #define CAUSEF_PCI		(_ULCAST_(1)   << 26)
442  #define CAUSEB_DC		27
443  #define CAUSEF_DC		(_ULCAST_(1)   << 27)
444  #define CAUSEB_CE		28
445  #define CAUSEF_CE		(_ULCAST_(3)   << 28)
446  #define CAUSEB_TI		30
447  #define CAUSEF_TI		(_ULCAST_(1)   << 30)
448  #define CAUSEB_BD		31
449  #define CAUSEF_BD		(_ULCAST_(1)   << 31)
450  
451  /*
452   * Cause.ExcCode trap codes.
453   */
454  #define EXCCODE_INT		0	/* Interrupt pending */
455  #define EXCCODE_MOD		1	/* TLB modified fault */
456  #define EXCCODE_TLBL		2	/* TLB miss on load or ifetch */
457  #define EXCCODE_TLBS		3	/* TLB miss on a store */
458  #define EXCCODE_ADEL		4	/* Address error on a load or ifetch */
459  #define EXCCODE_ADES		5	/* Address error on a store */
460  #define EXCCODE_IBE		6	/* Bus error on an ifetch */
461  #define EXCCODE_DBE		7	/* Bus error on a load or store */
462  #define EXCCODE_SYS		8	/* System call */
463  #define EXCCODE_BP		9	/* Breakpoint */
464  #define EXCCODE_RI		10	/* Reserved instruction exception */
465  #define EXCCODE_CPU		11	/* Coprocessor unusable */
466  #define EXCCODE_OV		12	/* Arithmetic overflow */
467  #define EXCCODE_TR		13	/* Trap instruction */
468  #define EXCCODE_MSAFPE		14	/* MSA floating point exception */
469  #define EXCCODE_FPE		15	/* Floating point exception */
470  #define EXCCODE_TLBRI		19	/* TLB Read-Inhibit exception */
471  #define EXCCODE_TLBXI		20	/* TLB Execution-Inhibit exception */
472  #define EXCCODE_MSADIS		21	/* MSA disabled exception */
473  #define EXCCODE_MDMX		22	/* MDMX unusable exception */
474  #define EXCCODE_WATCH		23	/* Watch address reference */
475  #define EXCCODE_MCHECK		24	/* Machine check */
476  #define EXCCODE_THREAD		25	/* Thread exceptions (MT) */
477  #define EXCCODE_DSPDIS		26	/* DSP disabled exception */
478  #define EXCCODE_GE		27	/* Virtualized guest exception (VZ) */
479  #define EXCCODE_CACHEERR	30	/* Parity/ECC occured on a core */
480  
481  /* Implementation specific trap codes used by MIPS cores */
482  #define MIPS_EXCCODE_TLBPAR	16	/* TLB parity error exception */
483  
484  /* Implementation specific trap codes used by Loongson cores */
485  #define LOONGSON_EXCCODE_GSEXC	16	/* Loongson-specific exception */
486  
487  /*
488   * Bits in the coprocessor 0 config register.
489   */
490  /* Generic bits.  */
491  #define CONF_CM_CACHABLE_NO_WA		0
492  #define CONF_CM_CACHABLE_WA		1
493  #define CONF_CM_UNCACHED		2
494  #define CONF_CM_CACHABLE_NONCOHERENT	3
495  #define CONF_CM_CACHABLE_CE		4
496  #define CONF_CM_CACHABLE_COW		5
497  #define CONF_CM_CACHABLE_CUW		6
498  #define CONF_CM_CACHABLE_ACCELERATED	7
499  #define CONF_CM_CMASK			7
500  #define CONF_BE			(_ULCAST_(1) << 15)
501  
502  /* Bits common to various processors.  */
503  #define CONF_CU			(_ULCAST_(1) <<	 3)
504  #define CONF_DB			(_ULCAST_(1) <<	 4)
505  #define CONF_IB			(_ULCAST_(1) <<	 5)
506  #define CONF_DC			(_ULCAST_(7) <<	 6)
507  #define CONF_IC			(_ULCAST_(7) <<	 9)
508  #define CONF_EB			(_ULCAST_(1) << 13)
509  #define CONF_EM			(_ULCAST_(1) << 14)
510  #define CONF_SM			(_ULCAST_(1) << 16)
511  #define CONF_SC			(_ULCAST_(1) << 17)
512  #define CONF_EW			(_ULCAST_(3) << 18)
513  #define CONF_EP			(_ULCAST_(15)<< 24)
514  #define CONF_EC			(_ULCAST_(7) << 28)
515  #define CONF_CM			(_ULCAST_(1) << 31)
516  
517  /* Bits specific to the R4xx0.	*/
518  #define R4K_CONF_SW		(_ULCAST_(1) << 20)
519  #define R4K_CONF_SS		(_ULCAST_(1) << 21)
520  #define R4K_CONF_SB		(_ULCAST_(3) << 22)
521  
522  /* Bits specific to the R5000.	*/
523  #define R5K_CONF_SE		(_ULCAST_(1) << 12)
524  #define R5K_CONF_SS		(_ULCAST_(3) << 20)
525  
526  /* Bits specific to the RM7000.	 */
527  #define RM7K_CONF_SE		(_ULCAST_(1) <<	 3)
528  #define RM7K_CONF_TE		(_ULCAST_(1) << 12)
529  #define RM7K_CONF_CLK		(_ULCAST_(1) << 16)
530  #define RM7K_CONF_TC		(_ULCAST_(1) << 17)
531  #define RM7K_CONF_SI		(_ULCAST_(3) << 20)
532  #define RM7K_CONF_SC		(_ULCAST_(1) << 31)
533  
534  /* Bits specific to the R10000.	 */
535  #define R10K_CONF_DN		(_ULCAST_(3) <<	 3)
536  #define R10K_CONF_CT		(_ULCAST_(1) <<	 5)
537  #define R10K_CONF_PE		(_ULCAST_(1) <<	 6)
538  #define R10K_CONF_PM		(_ULCAST_(3) <<	 7)
539  #define R10K_CONF_EC		(_ULCAST_(15)<<	 9)
540  #define R10K_CONF_SB		(_ULCAST_(1) << 13)
541  #define R10K_CONF_SK		(_ULCAST_(1) << 14)
542  #define R10K_CONF_SS		(_ULCAST_(7) << 16)
543  #define R10K_CONF_SC		(_ULCAST_(7) << 19)
544  #define R10K_CONF_DC		(_ULCAST_(7) << 26)
545  #define R10K_CONF_IC		(_ULCAST_(7) << 29)
546  
547  /* Bits specific to the VR41xx.	 */
548  #define VR41_CONF_CS		(_ULCAST_(1) << 12)
549  #define VR41_CONF_P4K		(_ULCAST_(1) << 13)
550  #define VR41_CONF_BP		(_ULCAST_(1) << 16)
551  #define VR41_CONF_M16		(_ULCAST_(1) << 20)
552  #define VR41_CONF_AD		(_ULCAST_(1) << 23)
553  
554  /* Bits specific to the R30xx.	*/
555  #define R30XX_CONF_FDM		(_ULCAST_(1) << 19)
556  #define R30XX_CONF_REV		(_ULCAST_(1) << 22)
557  #define R30XX_CONF_AC		(_ULCAST_(1) << 23)
558  #define R30XX_CONF_RF		(_ULCAST_(1) << 24)
559  #define R30XX_CONF_HALT		(_ULCAST_(1) << 25)
560  #define R30XX_CONF_FPINT	(_ULCAST_(7) << 26)
561  #define R30XX_CONF_DBR		(_ULCAST_(1) << 29)
562  #define R30XX_CONF_SB		(_ULCAST_(1) << 30)
563  #define R30XX_CONF_LOCK		(_ULCAST_(1) << 31)
564  
565  /* Bits specific to the TX49.  */
566  #define TX49_CONF_DC		(_ULCAST_(1) << 16)
567  #define TX49_CONF_IC		(_ULCAST_(1) << 17)  /* conflict with CONF_SC */
568  #define TX49_CONF_HALT		(_ULCAST_(1) << 18)
569  #define TX49_CONF_CWFON		(_ULCAST_(1) << 27)
570  
571  /* Bits specific to the MIPS32/64 PRA.	*/
572  #define MIPS_CONF_VI		(_ULCAST_(1) <<  3)
573  #define MIPS_CONF_MT		(_ULCAST_(7) <<	 7)
574  #define MIPS_CONF_MT_TLB	(_ULCAST_(1) <<  7)
575  #define MIPS_CONF_MT_FTLB	(_ULCAST_(4) <<  7)
576  #define MIPS_CONF_AR		(_ULCAST_(7) << 10)
577  #define MIPS_CONF_AT		(_ULCAST_(3) << 13)
578  #define MIPS_CONF_BE		(_ULCAST_(1) << 15)
579  #define MIPS_CONF_BM		(_ULCAST_(1) << 16)
580  #define MIPS_CONF_MM		(_ULCAST_(3) << 17)
581  #define MIPS_CONF_MM_SYSAD	(_ULCAST_(1) << 17)
582  #define MIPS_CONF_MM_FULL	(_ULCAST_(2) << 17)
583  #define MIPS_CONF_SB		(_ULCAST_(1) << 21)
584  #define MIPS_CONF_UDI		(_ULCAST_(1) << 22)
585  #define MIPS_CONF_DSP		(_ULCAST_(1) << 23)
586  #define MIPS_CONF_ISP		(_ULCAST_(1) << 24)
587  #define MIPS_CONF_KU		(_ULCAST_(3) << 25)
588  #define MIPS_CONF_K23		(_ULCAST_(3) << 28)
589  #define MIPS_CONF_M		(_ULCAST_(1) << 31)
590  
591  /*
592   * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
593   */
594  #define MIPS_CONF1_FP		(_ULCAST_(1) <<	 0)
595  #define MIPS_CONF1_EP		(_ULCAST_(1) <<	 1)
596  #define MIPS_CONF1_CA		(_ULCAST_(1) <<	 2)
597  #define MIPS_CONF1_WR		(_ULCAST_(1) <<	 3)
598  #define MIPS_CONF1_PC		(_ULCAST_(1) <<	 4)
599  #define MIPS_CONF1_MD		(_ULCAST_(1) <<	 5)
600  #define MIPS_CONF1_C2		(_ULCAST_(1) <<	 6)
601  #define MIPS_CONF1_DA_SHF	7
602  #define MIPS_CONF1_DA_SZ	3
603  #define MIPS_CONF1_DA		(_ULCAST_(7) <<	 7)
604  #define MIPS_CONF1_DL_SHF	10
605  #define MIPS_CONF1_DL_SZ	3
606  #define MIPS_CONF1_DL		(_ULCAST_(7) << 10)
607  #define MIPS_CONF1_DS_SHF	13
608  #define MIPS_CONF1_DS_SZ	3
609  #define MIPS_CONF1_DS		(_ULCAST_(7) << 13)
610  #define MIPS_CONF1_IA_SHF	16
611  #define MIPS_CONF1_IA_SZ	3
612  #define MIPS_CONF1_IA		(_ULCAST_(7) << 16)
613  #define MIPS_CONF1_IL_SHF	19
614  #define MIPS_CONF1_IL_SZ	3
615  #define MIPS_CONF1_IL		(_ULCAST_(7) << 19)
616  #define MIPS_CONF1_IS_SHF	22
617  #define MIPS_CONF1_IS_SZ	3
618  #define MIPS_CONF1_IS		(_ULCAST_(7) << 22)
619  #define MIPS_CONF1_TLBS_SHIFT   (25)
620  #define MIPS_CONF1_TLBS_SIZE    (6)
621  #define MIPS_CONF1_TLBS         (_ULCAST_(63) << MIPS_CONF1_TLBS_SHIFT)
622  
623  #define MIPS_CONF2_SA		(_ULCAST_(15)<<	 0)
624  #define MIPS_CONF2_SL		(_ULCAST_(15)<<	 4)
625  #define MIPS_CONF2_SS		(_ULCAST_(15)<<	 8)
626  #define MIPS_CONF2_SU		(_ULCAST_(15)<< 12)
627  #define MIPS_CONF2_TA		(_ULCAST_(15)<< 16)
628  #define MIPS_CONF2_TL		(_ULCAST_(15)<< 20)
629  #define MIPS_CONF2_TS		(_ULCAST_(15)<< 24)
630  #define MIPS_CONF2_TU		(_ULCAST_(7) << 28)
631  
632  #define MIPS_CONF3_TL		(_ULCAST_(1) <<	 0)
633  #define MIPS_CONF3_SM		(_ULCAST_(1) <<	 1)
634  #define MIPS_CONF3_MT		(_ULCAST_(1) <<	 2)
635  #define MIPS_CONF3_CDMM		(_ULCAST_(1) <<	 3)
636  #define MIPS_CONF3_SP		(_ULCAST_(1) <<	 4)
637  #define MIPS_CONF3_VINT		(_ULCAST_(1) <<	 5)
638  #define MIPS_CONF3_VEIC		(_ULCAST_(1) <<	 6)
639  #define MIPS_CONF3_LPA		(_ULCAST_(1) <<	 7)
640  #define MIPS_CONF3_ITL		(_ULCAST_(1) <<	 8)
641  #define MIPS_CONF3_CTXTC	(_ULCAST_(1) <<	 9)
642  #define MIPS_CONF3_DSP		(_ULCAST_(1) << 10)
643  #define MIPS_CONF3_DSP2P	(_ULCAST_(1) << 11)
644  #define MIPS_CONF3_RXI		(_ULCAST_(1) << 12)
645  #define MIPS_CONF3_ULRI		(_ULCAST_(1) << 13)
646  #define MIPS_CONF3_ISA		(_ULCAST_(3) << 14)
647  #define MIPS_CONF3_ISA_OE	(_ULCAST_(1) << 16)
648  #define MIPS_CONF3_MCU		(_ULCAST_(1) << 17)
649  #define MIPS_CONF3_MMAR		(_ULCAST_(7) << 18)
650  #define MIPS_CONF3_IPLW		(_ULCAST_(3) << 21)
651  #define MIPS_CONF3_VZ		(_ULCAST_(1) << 23)
652  #define MIPS_CONF3_PW		(_ULCAST_(1) << 24)
653  #define MIPS_CONF3_SC		(_ULCAST_(1) << 25)
654  #define MIPS_CONF3_BI		(_ULCAST_(1) << 26)
655  #define MIPS_CONF3_BP		(_ULCAST_(1) << 27)
656  #define MIPS_CONF3_MSA		(_ULCAST_(1) << 28)
657  #define MIPS_CONF3_CMGCR	(_ULCAST_(1) << 29)
658  #define MIPS_CONF3_BPG		(_ULCAST_(1) << 30)
659  
660  #define MIPS_CONF4_MMUSIZEEXT_SHIFT	(0)
661  #define MIPS_CONF4_MMUSIZEEXT	(_ULCAST_(255) << 0)
662  #define MIPS_CONF4_FTLBSETS_SHIFT	(0)
663  #define MIPS_CONF4_FTLBSETS	(_ULCAST_(15) << MIPS_CONF4_FTLBSETS_SHIFT)
664  #define MIPS_CONF4_FTLBWAYS_SHIFT	(4)
665  #define MIPS_CONF4_FTLBWAYS	(_ULCAST_(15) << MIPS_CONF4_FTLBWAYS_SHIFT)
666  #define MIPS_CONF4_FTLBPAGESIZE_SHIFT	(8)
667  /* bits 10:8 in FTLB-only configurations */
668  #define MIPS_CONF4_FTLBPAGESIZE (_ULCAST_(7) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
669  /* bits 12:8 in VTLB-FTLB only configurations */
670  #define MIPS_CONF4_VFTLBPAGESIZE (_ULCAST_(31) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
671  #define MIPS_CONF4_MMUEXTDEF	(_ULCAST_(3) << 14)
672  #define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
673  #define MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT	(_ULCAST_(2) << 14)
674  #define MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT	(_ULCAST_(3) << 14)
675  #define MIPS_CONF4_KSCREXIST_SHIFT	(16)
676  #define MIPS_CONF4_KSCREXIST	(_ULCAST_(255) << MIPS_CONF4_KSCREXIST_SHIFT)
677  #define MIPS_CONF4_VTLBSIZEEXT_SHIFT	(24)
678  #define MIPS_CONF4_VTLBSIZEEXT	(_ULCAST_(15) << MIPS_CONF4_VTLBSIZEEXT_SHIFT)
679  #define MIPS_CONF4_AE		(_ULCAST_(1) << 28)
680  #define MIPS_CONF4_IE		(_ULCAST_(3) << 29)
681  #define MIPS_CONF4_TLBINV	(_ULCAST_(2) << 29)
682  
683  #define MIPS_CONF5_NF		(_ULCAST_(1) << 0)
684  #define MIPS_CONF5_UFR		(_ULCAST_(1) << 2)
685  #define MIPS_CONF5_MRP		(_ULCAST_(1) << 3)
686  #define MIPS_CONF5_LLB		(_ULCAST_(1) << 4)
687  #define MIPS_CONF5_MVH		(_ULCAST_(1) << 5)
688  #define MIPS_CONF5_VP		(_ULCAST_(1) << 7)
689  #define MIPS_CONF5_SBRI		(_ULCAST_(1) << 6)
690  #define MIPS_CONF5_FRE		(_ULCAST_(1) << 8)
691  #define MIPS_CONF5_UFE		(_ULCAST_(1) << 9)
692  #define MIPS_CONF5_CA2		(_ULCAST_(1) << 14)
693  #define MIPS_CONF5_MI		(_ULCAST_(1) << 17)
694  #define MIPS_CONF5_CRCP		(_ULCAST_(1) << 18)
695  #define MIPS_CONF5_MSAEN	(_ULCAST_(1) << 27)
696  #define MIPS_CONF5_EVA		(_ULCAST_(1) << 28)
697  #define MIPS_CONF5_CV		(_ULCAST_(1) << 29)
698  #define MIPS_CONF5_K		(_ULCAST_(1) << 30)
699  
700  /* Config6 feature bits for proAptiv/P5600 */
701  
702  /* Jump register cache prediction disable */
703  #define MTI_CONF6_JRCD		(_ULCAST_(1) << 0)
704  /* MIPSr6 extensions enable */
705  #define MTI_CONF6_R6		(_ULCAST_(1) << 2)
706  /* IFU Performance Control */
707  #define MTI_CONF6_IFUPERFCTL	(_ULCAST_(3) << 10)
708  #define MTI_CONF6_SYND		(_ULCAST_(1) << 13)
709  /* Sleep state performance counter disable */
710  #define MTI_CONF6_SPCD		(_ULCAST_(1) << 14)
711  /* proAptiv FTLB on/off bit */
712  #define MTI_CONF6_FTLBEN	(_ULCAST_(1) << 15)
713  /* Disable load/store bonding */
714  #define MTI_CONF6_DLSB		(_ULCAST_(1) << 21)
715  /* FTLB probability bits */
716  #define MTI_CONF6_FTLBP_SHIFT	(16)
717  
718  /* Config6 feature bits for Loongson-3 */
719  
720  /* Loongson-3 internal timer bit */
721  #define LOONGSON_CONF6_INTIMER	(_ULCAST_(1) << 6)
722  /* Loongson-3 external timer bit */
723  #define LOONGSON_CONF6_EXTIMER	(_ULCAST_(1) << 7)
724  /* Loongson-3 SFB on/off bit, STFill in manual */
725  #define LOONGSON_CONF6_SFBEN	(_ULCAST_(1) << 8)
726  /* Loongson-3's LL on exclusive cacheline */
727  #define LOONGSON_CONF6_LLEXC	(_ULCAST_(1) << 16)
728  /* Loongson-3's SC has a random delay */
729  #define LOONGSON_CONF6_SCRAND	(_ULCAST_(1) << 17)
730  /* Loongson-3 FTLB on/off bit, VTLBOnly in manual */
731  #define LOONGSON_CONF6_FTLBDIS	(_ULCAST_(1) << 22)
732  
733  #define MIPS_CONF7_WII		(_ULCAST_(1) << 31)
734  
735  #define MIPS_CONF7_RPS		(_ULCAST_(1) << 2)
736  
737  #define MIPS_CONF7_IAR		(_ULCAST_(1) << 10)
738  #define MIPS_CONF7_AR		(_ULCAST_(1) << 16)
739  
740  /* Ingenic HPTLB off bits */
741  #define XBURST_PAGECTRL_HPTLB_DIS 0xa9000000
742  
743  /* Ingenic Config7 bits */
744  #define MIPS_CONF7_BTB_LOOP_EN	(_ULCAST_(1) << 4)
745  
746  /* Config7 Bits specific to MIPS Technologies. */
747  
748  /* Performance counters implemented Per TC */
749  #define MTI_CONF7_PTC		(_ULCAST_(1) << 19)
750  
751  /* WatchLo* register definitions */
752  #define MIPS_WATCHLO_IRW	(_ULCAST_(0x7) << 0)
753  
754  /* WatchHi* register definitions */
755  #define MIPS_WATCHHI_M		(_ULCAST_(1) << 31)
756  #define MIPS_WATCHHI_G		(_ULCAST_(1) << 30)
757  #define MIPS_WATCHHI_WM		(_ULCAST_(0x3) << 28)
758  #define MIPS_WATCHHI_WM_R_RVA	(_ULCAST_(0) << 28)
759  #define MIPS_WATCHHI_WM_R_GPA	(_ULCAST_(1) << 28)
760  #define MIPS_WATCHHI_WM_G_GVA	(_ULCAST_(2) << 28)
761  #define MIPS_WATCHHI_EAS	(_ULCAST_(0x3) << 24)
762  #define MIPS_WATCHHI_ASID	(_ULCAST_(0xff) << 16)
763  #define MIPS_WATCHHI_MASK	(_ULCAST_(0x1ff) << 3)
764  #define MIPS_WATCHHI_I		(_ULCAST_(1) << 2)
765  #define MIPS_WATCHHI_R		(_ULCAST_(1) << 1)
766  #define MIPS_WATCHHI_W		(_ULCAST_(1) << 0)
767  #define MIPS_WATCHHI_IRW	(_ULCAST_(0x7) << 0)
768  
769  /* PerfCnt control register definitions */
770  #define MIPS_PERFCTRL_EXL	(_ULCAST_(1) << 0)
771  #define MIPS_PERFCTRL_K		(_ULCAST_(1) << 1)
772  #define MIPS_PERFCTRL_S		(_ULCAST_(1) << 2)
773  #define MIPS_PERFCTRL_U		(_ULCAST_(1) << 3)
774  #define MIPS_PERFCTRL_IE	(_ULCAST_(1) << 4)
775  #define MIPS_PERFCTRL_EVENT_S	5
776  #define MIPS_PERFCTRL_EVENT	(_ULCAST_(0x3ff) << MIPS_PERFCTRL_EVENT_S)
777  #define MIPS_PERFCTRL_PCTD	(_ULCAST_(1) << 15)
778  #define MIPS_PERFCTRL_EC	(_ULCAST_(0x3) << 23)
779  #define MIPS_PERFCTRL_EC_R	(_ULCAST_(0) << 23)
780  #define MIPS_PERFCTRL_EC_RI	(_ULCAST_(1) << 23)
781  #define MIPS_PERFCTRL_EC_G	(_ULCAST_(2) << 23)
782  #define MIPS_PERFCTRL_EC_GRI	(_ULCAST_(3) << 23)
783  #define MIPS_PERFCTRL_W		(_ULCAST_(1) << 30)
784  #define MIPS_PERFCTRL_M		(_ULCAST_(1) << 31)
785  
786  /* PerfCnt control register MT extensions used by MIPS cores */
787  #define MIPS_PERFCTRL_VPEID_S	16
788  #define MIPS_PERFCTRL_VPEID	(_ULCAST_(0xf) << MIPS_PERFCTRL_VPEID_S)
789  #define MIPS_PERFCTRL_TCID_S	22
790  #define MIPS_PERFCTRL_TCID	(_ULCAST_(0xff) << MIPS_PERFCTRL_TCID_S)
791  #define MIPS_PERFCTRL_MT_EN	(_ULCAST_(0x3) << 20)
792  #define MIPS_PERFCTRL_MT_EN_ALL	(_ULCAST_(0) << 20)
793  #define MIPS_PERFCTRL_MT_EN_VPE	(_ULCAST_(1) << 20)
794  #define MIPS_PERFCTRL_MT_EN_TC	(_ULCAST_(2) << 20)
795  
796  /* PerfCnt control register MT extensions used by BMIPS5000 */
797  #define BRCM_PERFCTRL_TC	(_ULCAST_(1) << 30)
798  
799  /* PerfCnt control register MT extensions used by Netlogic XLR */
800  #define XLR_PERFCTRL_ALLTHREADS	(_ULCAST_(1) << 13)
801  
802  /* MAAR bit definitions */
803  #define MIPS_MAAR_VH		(_U64CAST_(1) << 63)
804  #define MIPS_MAAR_ADDR		GENMASK_ULL(55, 12)
805  #define MIPS_MAAR_ADDR_SHIFT	12
806  #define MIPS_MAAR_S		(_ULCAST_(1) << 1)
807  #define MIPS_MAAR_VL		(_ULCAST_(1) << 0)
808  #ifdef CONFIG_XPA
809  #define MIPS_MAAR_V		(MIPS_MAAR_VH | MIPS_MAAR_VL)
810  #else
811  #define MIPS_MAAR_V		MIPS_MAAR_VL
812  #endif
813  #define MIPS_MAARX_VH		(_ULCAST_(1) << 31)
814  #define MIPS_MAARX_ADDR		0xF
815  #define MIPS_MAARX_ADDR_SHIFT	32
816  
817  /* MAARI bit definitions */
818  #define MIPS_MAARI_INDEX	(_ULCAST_(0x3f) << 0)
819  
820  /* EBase bit definitions */
821  #define MIPS_EBASE_CPUNUM_SHIFT	0
822  #define MIPS_EBASE_CPUNUM	(_ULCAST_(0x3ff) << 0)
823  #define MIPS_EBASE_WG_SHIFT	11
824  #define MIPS_EBASE_WG		(_ULCAST_(1) << 11)
825  #define MIPS_EBASE_BASE_SHIFT	12
826  #define MIPS_EBASE_BASE		(~_ULCAST_((1 << MIPS_EBASE_BASE_SHIFT) - 1))
827  
828  /* CMGCRBase bit definitions */
829  #define MIPS_CMGCRB_BASE	11
830  #define MIPS_CMGCRF_BASE	(~_ULCAST_((1 << MIPS_CMGCRB_BASE) - 1))
831  
832  /* LLAddr bit definitions */
833  #define MIPS_LLADDR_LLB_SHIFT	0
834  #define MIPS_LLADDR_LLB		(_ULCAST_(1) << MIPS_LLADDR_LLB_SHIFT)
835  
836  /*
837   * Bits in the MIPS32 Memory Segmentation registers.
838   */
839  #define MIPS_SEGCFG_PA_SHIFT	9
840  #define MIPS_SEGCFG_PA		(_ULCAST_(127) << MIPS_SEGCFG_PA_SHIFT)
841  #define MIPS_SEGCFG_AM_SHIFT	4
842  #define MIPS_SEGCFG_AM		(_ULCAST_(7) << MIPS_SEGCFG_AM_SHIFT)
843  #define MIPS_SEGCFG_EU_SHIFT	3
844  #define MIPS_SEGCFG_EU		(_ULCAST_(1) << MIPS_SEGCFG_EU_SHIFT)
845  #define MIPS_SEGCFG_C_SHIFT	0
846  #define MIPS_SEGCFG_C		(_ULCAST_(7) << MIPS_SEGCFG_C_SHIFT)
847  
848  #define MIPS_SEGCFG_UUSK	_ULCAST_(7)
849  #define MIPS_SEGCFG_USK		_ULCAST_(5)
850  #define MIPS_SEGCFG_MUSUK	_ULCAST_(4)
851  #define MIPS_SEGCFG_MUSK	_ULCAST_(3)
852  #define MIPS_SEGCFG_MSK		_ULCAST_(2)
853  #define MIPS_SEGCFG_MK		_ULCAST_(1)
854  #define MIPS_SEGCFG_UK		_ULCAST_(0)
855  
856  #define MIPS_PWFIELD_GDI_SHIFT	24
857  #define MIPS_PWFIELD_GDI_MASK	0x3f000000
858  #define MIPS_PWFIELD_UDI_SHIFT	18
859  #define MIPS_PWFIELD_UDI_MASK	0x00fc0000
860  #define MIPS_PWFIELD_MDI_SHIFT	12
861  #define MIPS_PWFIELD_MDI_MASK	0x0003f000
862  #define MIPS_PWFIELD_PTI_SHIFT	6
863  #define MIPS_PWFIELD_PTI_MASK	0x00000fc0
864  #define MIPS_PWFIELD_PTEI_SHIFT	0
865  #define MIPS_PWFIELD_PTEI_MASK	0x0000003f
866  
867  #define MIPS_PWSIZE_PS_SHIFT	30
868  #define MIPS_PWSIZE_PS_MASK	0x40000000
869  #define MIPS_PWSIZE_GDW_SHIFT	24
870  #define MIPS_PWSIZE_GDW_MASK	0x3f000000
871  #define MIPS_PWSIZE_UDW_SHIFT	18
872  #define MIPS_PWSIZE_UDW_MASK	0x00fc0000
873  #define MIPS_PWSIZE_MDW_SHIFT	12
874  #define MIPS_PWSIZE_MDW_MASK	0x0003f000
875  #define MIPS_PWSIZE_PTW_SHIFT	6
876  #define MIPS_PWSIZE_PTW_MASK	0x00000fc0
877  #define MIPS_PWSIZE_PTEW_SHIFT	0
878  #define MIPS_PWSIZE_PTEW_MASK	0x0000003f
879  
880  #define MIPS_PWCTL_PWEN_SHIFT	31
881  #define MIPS_PWCTL_PWEN_MASK	0x80000000
882  #define MIPS_PWCTL_XK_SHIFT	28
883  #define MIPS_PWCTL_XK_MASK	0x10000000
884  #define MIPS_PWCTL_XS_SHIFT	27
885  #define MIPS_PWCTL_XS_MASK	0x08000000
886  #define MIPS_PWCTL_XU_SHIFT	26
887  #define MIPS_PWCTL_XU_MASK	0x04000000
888  #define MIPS_PWCTL_DPH_SHIFT	7
889  #define MIPS_PWCTL_DPH_MASK	0x00000080
890  #define MIPS_PWCTL_HUGEPG_SHIFT	6
891  #define MIPS_PWCTL_HUGEPG_MASK	0x00000060
892  #define MIPS_PWCTL_PSN_SHIFT	0
893  #define MIPS_PWCTL_PSN_MASK	0x0000003f
894  
895  /* GuestCtl0 fields */
896  #define MIPS_GCTL0_GM_SHIFT	31
897  #define MIPS_GCTL0_GM		(_ULCAST_(1) << MIPS_GCTL0_GM_SHIFT)
898  #define MIPS_GCTL0_RI_SHIFT	30
899  #define MIPS_GCTL0_RI		(_ULCAST_(1) << MIPS_GCTL0_RI_SHIFT)
900  #define MIPS_GCTL0_MC_SHIFT	29
901  #define MIPS_GCTL0_MC		(_ULCAST_(1) << MIPS_GCTL0_MC_SHIFT)
902  #define MIPS_GCTL0_CP0_SHIFT	28
903  #define MIPS_GCTL0_CP0		(_ULCAST_(1) << MIPS_GCTL0_CP0_SHIFT)
904  #define MIPS_GCTL0_AT_SHIFT	26
905  #define MIPS_GCTL0_AT		(_ULCAST_(0x3) << MIPS_GCTL0_AT_SHIFT)
906  #define MIPS_GCTL0_GT_SHIFT	25
907  #define MIPS_GCTL0_GT		(_ULCAST_(1) << MIPS_GCTL0_GT_SHIFT)
908  #define MIPS_GCTL0_CG_SHIFT	24
909  #define MIPS_GCTL0_CG		(_ULCAST_(1) << MIPS_GCTL0_CG_SHIFT)
910  #define MIPS_GCTL0_CF_SHIFT	23
911  #define MIPS_GCTL0_CF		(_ULCAST_(1) << MIPS_GCTL0_CF_SHIFT)
912  #define MIPS_GCTL0_G1_SHIFT	22
913  #define MIPS_GCTL0_G1		(_ULCAST_(1) << MIPS_GCTL0_G1_SHIFT)
914  #define MIPS_GCTL0_G0E_SHIFT	19
915  #define MIPS_GCTL0_G0E		(_ULCAST_(1) << MIPS_GCTL0_G0E_SHIFT)
916  #define MIPS_GCTL0_PT_SHIFT	18
917  #define MIPS_GCTL0_PT		(_ULCAST_(1) << MIPS_GCTL0_PT_SHIFT)
918  #define MIPS_GCTL0_RAD_SHIFT	9
919  #define MIPS_GCTL0_RAD		(_ULCAST_(1) << MIPS_GCTL0_RAD_SHIFT)
920  #define MIPS_GCTL0_DRG_SHIFT	8
921  #define MIPS_GCTL0_DRG		(_ULCAST_(1) << MIPS_GCTL0_DRG_SHIFT)
922  #define MIPS_GCTL0_G2_SHIFT	7
923  #define MIPS_GCTL0_G2		(_ULCAST_(1) << MIPS_GCTL0_G2_SHIFT)
924  #define MIPS_GCTL0_GEXC_SHIFT	2
925  #define MIPS_GCTL0_GEXC		(_ULCAST_(0x1f) << MIPS_GCTL0_GEXC_SHIFT)
926  #define MIPS_GCTL0_SFC2_SHIFT	1
927  #define MIPS_GCTL0_SFC2		(_ULCAST_(1) << MIPS_GCTL0_SFC2_SHIFT)
928  #define MIPS_GCTL0_SFC1_SHIFT	0
929  #define MIPS_GCTL0_SFC1		(_ULCAST_(1) << MIPS_GCTL0_SFC1_SHIFT)
930  
931  /* GuestCtl0.AT Guest address translation control */
932  #define MIPS_GCTL0_AT_ROOT	1  /* Guest MMU under Root control */
933  #define MIPS_GCTL0_AT_GUEST	3  /* Guest MMU under Guest control */
934  
935  /* GuestCtl0.GExcCode Hypervisor exception cause codes */
936  #define MIPS_GCTL0_GEXC_GPSI	0  /* Guest Privileged Sensitive Instruction */
937  #define MIPS_GCTL0_GEXC_GSFC	1  /* Guest Software Field Change */
938  #define MIPS_GCTL0_GEXC_HC	2  /* Hypercall */
939  #define MIPS_GCTL0_GEXC_GRR	3  /* Guest Reserved Instruction Redirect */
940  #define MIPS_GCTL0_GEXC_GVA	8  /* Guest Virtual Address available */
941  #define MIPS_GCTL0_GEXC_GHFC	9  /* Guest Hardware Field Change */
942  #define MIPS_GCTL0_GEXC_GPA	10 /* Guest Physical Address available */
943  
944  /* GuestCtl0Ext fields */
945  #define MIPS_GCTL0EXT_RPW_SHIFT	8
946  #define MIPS_GCTL0EXT_RPW	(_ULCAST_(0x3) << MIPS_GCTL0EXT_RPW_SHIFT)
947  #define MIPS_GCTL0EXT_NCC_SHIFT	6
948  #define MIPS_GCTL0EXT_NCC	(_ULCAST_(0x3) << MIPS_GCTL0EXT_NCC_SHIFT)
949  #define MIPS_GCTL0EXT_CGI_SHIFT	4
950  #define MIPS_GCTL0EXT_CGI	(_ULCAST_(1) << MIPS_GCTL0EXT_CGI_SHIFT)
951  #define MIPS_GCTL0EXT_FCD_SHIFT	3
952  #define MIPS_GCTL0EXT_FCD	(_ULCAST_(1) << MIPS_GCTL0EXT_FCD_SHIFT)
953  #define MIPS_GCTL0EXT_OG_SHIFT	2
954  #define MIPS_GCTL0EXT_OG	(_ULCAST_(1) << MIPS_GCTL0EXT_OG_SHIFT)
955  #define MIPS_GCTL0EXT_BG_SHIFT	1
956  #define MIPS_GCTL0EXT_BG	(_ULCAST_(1) << MIPS_GCTL0EXT_BG_SHIFT)
957  #define MIPS_GCTL0EXT_MG_SHIFT	0
958  #define MIPS_GCTL0EXT_MG	(_ULCAST_(1) << MIPS_GCTL0EXT_MG_SHIFT)
959  
960  /* GuestCtl0Ext.RPW Root page walk configuration */
961  #define MIPS_GCTL0EXT_RPW_BOTH	0  /* Root PW for GPA->RPA and RVA->RPA */
962  #define MIPS_GCTL0EXT_RPW_GPA	2  /* Root PW for GPA->RPA */
963  #define MIPS_GCTL0EXT_RPW_RVA	3  /* Root PW for RVA->RPA */
964  
965  /* GuestCtl0Ext.NCC Nested cache coherency attributes */
966  #define MIPS_GCTL0EXT_NCC_IND	0  /* Guest CCA independent of Root CCA */
967  #define MIPS_GCTL0EXT_NCC_MOD	1  /* Guest CCA modified by Root CCA */
968  
969  /* GuestCtl1 fields */
970  #define MIPS_GCTL1_ID_SHIFT	0
971  #define MIPS_GCTL1_ID_WIDTH	8
972  #define MIPS_GCTL1_ID		(_ULCAST_(0xff) << MIPS_GCTL1_ID_SHIFT)
973  #define MIPS_GCTL1_RID_SHIFT	16
974  #define MIPS_GCTL1_RID_WIDTH	8
975  #define MIPS_GCTL1_RID		(_ULCAST_(0xff) << MIPS_GCTL1_RID_SHIFT)
976  #define MIPS_GCTL1_EID_SHIFT	24
977  #define MIPS_GCTL1_EID_WIDTH	8
978  #define MIPS_GCTL1_EID		(_ULCAST_(0xff) << MIPS_GCTL1_EID_SHIFT)
979  
980  /* GuestID reserved for root context */
981  #define MIPS_GCTL1_ROOT_GUESTID	0
982  
983  /* CDMMBase register bit definitions */
984  #define MIPS_CDMMBASE_SIZE_SHIFT 0
985  #define MIPS_CDMMBASE_SIZE	(_ULCAST_(511) << MIPS_CDMMBASE_SIZE_SHIFT)
986  #define MIPS_CDMMBASE_CI	(_ULCAST_(1) << 9)
987  #define MIPS_CDMMBASE_EN	(_ULCAST_(1) << 10)
988  #define MIPS_CDMMBASE_ADDR_SHIFT 11
989  #define MIPS_CDMMBASE_ADDR_START 15
990  
991  /* RDHWR register numbers */
992  #define MIPS_HWR_CPUNUM		0	/* CPU number */
993  #define MIPS_HWR_SYNCISTEP	1	/* SYNCI step size */
994  #define MIPS_HWR_CC		2	/* Cycle counter */
995  #define MIPS_HWR_CCRES		3	/* Cycle counter resolution */
996  #define MIPS_HWR_ULR		29	/* UserLocal */
997  #define MIPS_HWR_IMPL1		30	/* Implementation dependent */
998  #define MIPS_HWR_IMPL2		31	/* Implementation dependent */
999  
1000  /* Bits in HWREna register */
1001  #define MIPS_HWRENA_CPUNUM	(_ULCAST_(1) << MIPS_HWR_CPUNUM)
1002  #define MIPS_HWRENA_SYNCISTEP	(_ULCAST_(1) << MIPS_HWR_SYNCISTEP)
1003  #define MIPS_HWRENA_CC		(_ULCAST_(1) << MIPS_HWR_CC)
1004  #define MIPS_HWRENA_CCRES	(_ULCAST_(1) << MIPS_HWR_CCRES)
1005  #define MIPS_HWRENA_ULR		(_ULCAST_(1) << MIPS_HWR_ULR)
1006  #define MIPS_HWRENA_IMPL1	(_ULCAST_(1) << MIPS_HWR_IMPL1)
1007  #define MIPS_HWRENA_IMPL2	(_ULCAST_(1) << MIPS_HWR_IMPL2)
1008  
1009  /*
1010   * Bitfields in the TX39 family CP0 Configuration Register 3
1011   */
1012  #define TX39_CONF_ICS_SHIFT	19
1013  #define TX39_CONF_ICS_MASK	0x00380000
1014  #define TX39_CONF_ICS_1KB	0x00000000
1015  #define TX39_CONF_ICS_2KB	0x00080000
1016  #define TX39_CONF_ICS_4KB	0x00100000
1017  #define TX39_CONF_ICS_8KB	0x00180000
1018  #define TX39_CONF_ICS_16KB	0x00200000
1019  
1020  #define TX39_CONF_DCS_SHIFT	16
1021  #define TX39_CONF_DCS_MASK	0x00070000
1022  #define TX39_CONF_DCS_1KB	0x00000000
1023  #define TX39_CONF_DCS_2KB	0x00010000
1024  #define TX39_CONF_DCS_4KB	0x00020000
1025  #define TX39_CONF_DCS_8KB	0x00030000
1026  #define TX39_CONF_DCS_16KB	0x00040000
1027  
1028  #define TX39_CONF_CWFON		0x00004000
1029  #define TX39_CONF_WBON		0x00002000
1030  #define TX39_CONF_RF_SHIFT	10
1031  #define TX39_CONF_RF_MASK	0x00000c00
1032  #define TX39_CONF_DOZE		0x00000200
1033  #define TX39_CONF_HALT		0x00000100
1034  #define TX39_CONF_LOCK		0x00000080
1035  #define TX39_CONF_ICE		0x00000020
1036  #define TX39_CONF_DCE		0x00000010
1037  #define TX39_CONF_IRSIZE_SHIFT	2
1038  #define TX39_CONF_IRSIZE_MASK	0x0000000c
1039  #define TX39_CONF_DRSIZE_SHIFT	0
1040  #define TX39_CONF_DRSIZE_MASK	0x00000003
1041  
1042  /*
1043   * Interesting Bits in the R10K CP0 Branch Diagnostic Register
1044   */
1045  /* Disable Branch Target Address Cache */
1046  #define R10K_DIAG_D_BTAC	(_ULCAST_(1) << 27)
1047  /* Enable Branch Prediction Global History */
1048  #define R10K_DIAG_E_GHIST	(_ULCAST_(1) << 26)
1049  /* Disable Branch Return Cache */
1050  #define R10K_DIAG_D_BRC		(_ULCAST_(1) << 22)
1051  
1052  /* Flush BTB */
1053  #define LOONGSON_DIAG_BTB	(_ULCAST_(1) << 1)
1054  /* Flush ITLB */
1055  #define LOONGSON_DIAG_ITLB	(_ULCAST_(1) << 2)
1056  /* Flush DTLB */
1057  #define LOONGSON_DIAG_DTLB	(_ULCAST_(1) << 3)
1058  /* Allow some CACHE instructions (CACHE0, 1, 3, 21 and 23) in user mode */
1059  #define LOONGSON_DIAG_UCAC	(_ULCAST_(1) << 8)
1060  /* Flush VTLB */
1061  #define LOONGSON_DIAG_VTLB	(_ULCAST_(1) << 12)
1062  /* Flush FTLB */
1063  #define LOONGSON_DIAG_FTLB	(_ULCAST_(1) << 13)
1064  
1065  /*
1066   * Diag1 (GSCause in Loongson-speak) fields
1067   */
1068  /* Loongson-specific exception code (GSExcCode) */
1069  #define LOONGSON_DIAG1_EXCCODE_SHIFT	2
1070  #define LOONGSON_DIAG1_EXCCODE		GENMASK(6, 2)
1071  
1072  /* CvmCtl register field definitions */
1073  #define CVMCTL_IPPCI_SHIFT	7
1074  #define CVMCTL_IPPCI		(_U64CAST_(0x7) << CVMCTL_IPPCI_SHIFT)
1075  #define CVMCTL_IPTI_SHIFT	4
1076  #define CVMCTL_IPTI		(_U64CAST_(0x7) << CVMCTL_IPTI_SHIFT)
1077  
1078  /* CvmMemCtl2 register field definitions */
1079  #define CVMMEMCTL2_INHIBITTS	(_U64CAST_(1) << 17)
1080  
1081  /* CvmVMConfig register field definitions */
1082  #define CVMVMCONF_DGHT		(_U64CAST_(1) << 60)
1083  #define CVMVMCONF_MMUSIZEM1_S	12
1084  #define CVMVMCONF_MMUSIZEM1	(_U64CAST_(0xff) << CVMVMCONF_MMUSIZEM1_S)
1085  #define CVMVMCONF_RMMUSIZEM1_S	0
1086  #define CVMVMCONF_RMMUSIZEM1	(_U64CAST_(0xff) << CVMVMCONF_RMMUSIZEM1_S)
1087  
1088  /*
1089   * Coprocessor 1 (FPU) register names
1090   */
1091  #define CP1_REVISION	$0
1092  #define CP1_UFR		$1
1093  #define CP1_UNFR	$4
1094  #define CP1_FCCR	$25
1095  #define CP1_FEXR	$26
1096  #define CP1_FENR	$28
1097  #define CP1_STATUS	$31
1098  
1099  
1100  /*
1101   * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
1102   */
1103  #define MIPS_FPIR_S		(_ULCAST_(1) << 16)
1104  #define MIPS_FPIR_D		(_ULCAST_(1) << 17)
1105  #define MIPS_FPIR_PS		(_ULCAST_(1) << 18)
1106  #define MIPS_FPIR_3D		(_ULCAST_(1) << 19)
1107  #define MIPS_FPIR_W		(_ULCAST_(1) << 20)
1108  #define MIPS_FPIR_L		(_ULCAST_(1) << 21)
1109  #define MIPS_FPIR_F64		(_ULCAST_(1) << 22)
1110  #define MIPS_FPIR_HAS2008	(_ULCAST_(1) << 23)
1111  #define MIPS_FPIR_UFRP		(_ULCAST_(1) << 28)
1112  #define MIPS_FPIR_FREP		(_ULCAST_(1) << 29)
1113  
1114  /*
1115   * Bits in the MIPS32/64 coprocessor 1 (FPU) condition codes register.
1116   */
1117  #define MIPS_FCCR_CONDX_S	0
1118  #define MIPS_FCCR_CONDX		(_ULCAST_(255) << MIPS_FCCR_CONDX_S)
1119  #define MIPS_FCCR_COND0_S	0
1120  #define MIPS_FCCR_COND0		(_ULCAST_(1) << MIPS_FCCR_COND0_S)
1121  #define MIPS_FCCR_COND1_S	1
1122  #define MIPS_FCCR_COND1		(_ULCAST_(1) << MIPS_FCCR_COND1_S)
1123  #define MIPS_FCCR_COND2_S	2
1124  #define MIPS_FCCR_COND2		(_ULCAST_(1) << MIPS_FCCR_COND2_S)
1125  #define MIPS_FCCR_COND3_S	3
1126  #define MIPS_FCCR_COND3		(_ULCAST_(1) << MIPS_FCCR_COND3_S)
1127  #define MIPS_FCCR_COND4_S	4
1128  #define MIPS_FCCR_COND4		(_ULCAST_(1) << MIPS_FCCR_COND4_S)
1129  #define MIPS_FCCR_COND5_S	5
1130  #define MIPS_FCCR_COND5		(_ULCAST_(1) << MIPS_FCCR_COND5_S)
1131  #define MIPS_FCCR_COND6_S	6
1132  #define MIPS_FCCR_COND6		(_ULCAST_(1) << MIPS_FCCR_COND6_S)
1133  #define MIPS_FCCR_COND7_S	7
1134  #define MIPS_FCCR_COND7		(_ULCAST_(1) << MIPS_FCCR_COND7_S)
1135  
1136  /*
1137   * Bits in the MIPS32/64 coprocessor 1 (FPU) enables register.
1138   */
1139  #define MIPS_FENR_FS_S		2
1140  #define MIPS_FENR_FS		(_ULCAST_(1) << MIPS_FENR_FS_S)
1141  
1142  /*
1143   * FPU Status Register Values
1144   */
1145  #define FPU_CSR_COND_S	23					/* $fcc0 */
1146  #define FPU_CSR_COND	(_ULCAST_(1) << FPU_CSR_COND_S)
1147  
1148  #define FPU_CSR_FS_S	24		/* flush denormalised results to 0 */
1149  #define FPU_CSR_FS	(_ULCAST_(1) << FPU_CSR_FS_S)
1150  
1151  #define FPU_CSR_CONDX_S	25					/* $fcc[7:1] */
1152  #define FPU_CSR_CONDX	(_ULCAST_(127) << FPU_CSR_CONDX_S)
1153  #define FPU_CSR_COND1_S	25					/* $fcc1 */
1154  #define FPU_CSR_COND1	(_ULCAST_(1) << FPU_CSR_COND1_S)
1155  #define FPU_CSR_COND2_S	26					/* $fcc2 */
1156  #define FPU_CSR_COND2	(_ULCAST_(1) << FPU_CSR_COND2_S)
1157  #define FPU_CSR_COND3_S	27					/* $fcc3 */
1158  #define FPU_CSR_COND3	(_ULCAST_(1) << FPU_CSR_COND3_S)
1159  #define FPU_CSR_COND4_S	28					/* $fcc4 */
1160  #define FPU_CSR_COND4	(_ULCAST_(1) << FPU_CSR_COND4_S)
1161  #define FPU_CSR_COND5_S	29					/* $fcc5 */
1162  #define FPU_CSR_COND5	(_ULCAST_(1) << FPU_CSR_COND5_S)
1163  #define FPU_CSR_COND6_S	30					/* $fcc6 */
1164  #define FPU_CSR_COND6	(_ULCAST_(1) << FPU_CSR_COND6_S)
1165  #define FPU_CSR_COND7_S	31					/* $fcc7 */
1166  #define FPU_CSR_COND7	(_ULCAST_(1) << FPU_CSR_COND7_S)
1167  
1168  /*
1169   * Bits 22:20 of the FPU Status Register will be read as 0,
1170   * and should be written as zero.
1171   * MAC2008 was removed in Release 5 so we still treat it as
1172   * reserved.
1173   */
1174  #define FPU_CSR_RSVD	(_ULCAST_(7) << 20)
1175  
1176  #define FPU_CSR_MAC2008	(_ULCAST_(1) << 20)
1177  #define FPU_CSR_ABS2008	(_ULCAST_(1) << 19)
1178  #define FPU_CSR_NAN2008	(_ULCAST_(1) << 18)
1179  
1180  /*
1181   * X the exception cause indicator
1182   * E the exception enable
1183   * S the sticky/flag bit
1184  */
1185  #define FPU_CSR_ALL_X	0x0003f000
1186  #define FPU_CSR_UNI_X	0x00020000
1187  #define FPU_CSR_INV_X	0x00010000
1188  #define FPU_CSR_DIV_X	0x00008000
1189  #define FPU_CSR_OVF_X	0x00004000
1190  #define FPU_CSR_UDF_X	0x00002000
1191  #define FPU_CSR_INE_X	0x00001000
1192  
1193  #define FPU_CSR_ALL_E	0x00000f80
1194  #define FPU_CSR_INV_E	0x00000800
1195  #define FPU_CSR_DIV_E	0x00000400
1196  #define FPU_CSR_OVF_E	0x00000200
1197  #define FPU_CSR_UDF_E	0x00000100
1198  #define FPU_CSR_INE_E	0x00000080
1199  
1200  #define FPU_CSR_ALL_S	0x0000007c
1201  #define FPU_CSR_INV_S	0x00000040
1202  #define FPU_CSR_DIV_S	0x00000020
1203  #define FPU_CSR_OVF_S	0x00000010
1204  #define FPU_CSR_UDF_S	0x00000008
1205  #define FPU_CSR_INE_S	0x00000004
1206  
1207  /* Bits 0 and 1 of FPU Status Register specify the rounding mode */
1208  #define FPU_CSR_RM	0x00000003
1209  #define FPU_CSR_RN	0x0	/* nearest */
1210  #define FPU_CSR_RZ	0x1	/* towards zero */
1211  #define FPU_CSR_RU	0x2	/* towards +Infinity */
1212  #define FPU_CSR_RD	0x3	/* towards -Infinity */
1213  
1214  
1215  #ifndef __ASSEMBLY__
1216  
1217  /*
1218   * Macros for handling the ISA mode bit for MIPS16 and microMIPS.
1219   */
1220  #if defined(CONFIG_SYS_SUPPORTS_MIPS16) || \
1221      defined(CONFIG_SYS_SUPPORTS_MICROMIPS)
1222  #define get_isa16_mode(x)		((x) & 0x1)
1223  #define msk_isa16_mode(x)		((x) & ~0x1)
1224  #define set_isa16_mode(x)		do { (x) |= 0x1; } while(0)
1225  #else
1226  #define get_isa16_mode(x)		0
1227  #define msk_isa16_mode(x)		(x)
1228  #define set_isa16_mode(x)		do { } while(0)
1229  #endif
1230  
1231  /*
1232   * microMIPS instructions can be 16-bit or 32-bit in length. This
1233   * returns a 1 if the instruction is 16-bit and a 0 if 32-bit.
1234   */
mm_insn_16bit(u16 insn)1235  static inline int mm_insn_16bit(u16 insn)
1236  {
1237  	u16 opcode = (insn >> 10) & 0x7;
1238  
1239  	return (opcode >= 1 && opcode <= 3) ? 1 : 0;
1240  }
1241  
1242  /*
1243   * Helper macros for generating raw instruction encodings in inline asm.
1244   */
1245  #ifdef CONFIG_CPU_MICROMIPS
1246  #define _ASM_INSN16_IF_MM(_enc)			\
1247  	".insn\n\t"				\
1248  	".hword (" #_enc ")\n\t"
1249  #define _ASM_INSN32_IF_MM(_enc)			\
1250  	".insn\n\t"				\
1251  	".hword ((" #_enc ") >> 16)\n\t"	\
1252  	".hword ((" #_enc ") & 0xffff)\n\t"
1253  #else
1254  #define _ASM_INSN_IF_MIPS(_enc)			\
1255  	".insn\n\t"				\
1256  	".word (" #_enc ")\n\t"
1257  #endif
1258  
1259  #ifndef _ASM_INSN16_IF_MM
1260  #define _ASM_INSN16_IF_MM(_enc)
1261  #endif
1262  #ifndef _ASM_INSN32_IF_MM
1263  #define _ASM_INSN32_IF_MM(_enc)
1264  #endif
1265  #ifndef _ASM_INSN_IF_MIPS
1266  #define _ASM_INSN_IF_MIPS(_enc)
1267  #endif
1268  
1269  /*
1270   * parse_r var, r - Helper assembler macro for parsing register names.
1271   *
1272   * This converts the register name in $n form provided in \r to the
1273   * corresponding register number, which is assigned to the variable \var. It is
1274   * needed to allow explicit encoding of instructions in inline assembly where
1275   * registers are chosen by the compiler in $n form, allowing us to avoid using
1276   * fixed register numbers.
1277   *
1278   * It also allows newer instructions (not implemented by the assembler) to be
1279   * transparently implemented using assembler macros, instead of needing separate
1280   * cases depending on toolchain support.
1281   *
1282   * Simple usage example:
1283   * __asm__ __volatile__("parse_r __rt, %0\n\t"
1284   *			".insn\n\t"
1285   *			"# di    %0\n\t"
1286   *			".word   (0x41606000 | (__rt << 16))"
1287   *			: "=r" (status);
1288   */
1289  
1290  /* Match an individual register number and assign to \var */
1291  #define _IFC_REG(n)				\
1292  	".ifc	\\r, $" #n "\n\t"		\
1293  	"\\var	= " #n "\n\t"			\
1294  	".endif\n\t"
1295  
1296  __asm__(".macro	parse_r var r\n\t"
1297  	"\\var	= -1\n\t"
1298  	_IFC_REG(0)  _IFC_REG(1)  _IFC_REG(2)  _IFC_REG(3)
1299  	_IFC_REG(4)  _IFC_REG(5)  _IFC_REG(6)  _IFC_REG(7)
1300  	_IFC_REG(8)  _IFC_REG(9)  _IFC_REG(10) _IFC_REG(11)
1301  	_IFC_REG(12) _IFC_REG(13) _IFC_REG(14) _IFC_REG(15)
1302  	_IFC_REG(16) _IFC_REG(17) _IFC_REG(18) _IFC_REG(19)
1303  	_IFC_REG(20) _IFC_REG(21) _IFC_REG(22) _IFC_REG(23)
1304  	_IFC_REG(24) _IFC_REG(25) _IFC_REG(26) _IFC_REG(27)
1305  	_IFC_REG(28) _IFC_REG(29) _IFC_REG(30) _IFC_REG(31)
1306  	".iflt	\\var\n\t"
1307  	".error	\"Unable to parse register name \\r\"\n\t"
1308  	".endif\n\t"
1309  	".endm");
1310  
1311  #undef _IFC_REG
1312  
1313  /*
1314   * C macros for generating assembler macros for common instruction formats.
1315   *
1316   * The names of the operands can be chosen by the caller, and the encoding of
1317   * register operand \<Rn> is assigned to __<Rn> where it can be accessed from
1318   * the ENC encodings.
1319   */
1320  
1321  /* Instructions with no operands */
1322  #define _ASM_MACRO_0(OP, ENC)						\
1323  	__asm__(".macro	" #OP "\n\t"					\
1324  		ENC							\
1325  		".endm")
1326  
1327  /* Instructions with 1 register operand & 1 immediate operand */
1328  #define _ASM_MACRO_1R1I(OP, R1, I2, ENC)				\
1329  	__asm__(".macro	" #OP " " #R1 ", " #I2 "\n\t"			\
1330  		"parse_r __" #R1 ", \\" #R1 "\n\t"			\
1331  		ENC							\
1332  		".endm")
1333  
1334  /* Instructions with 2 register operands */
1335  #define _ASM_MACRO_2R(OP, R1, R2, ENC)					\
1336  	__asm__(".macro	" #OP " " #R1 ", " #R2 "\n\t"			\
1337  		"parse_r __" #R1 ", \\" #R1 "\n\t"			\
1338  		"parse_r __" #R2 ", \\" #R2 "\n\t"			\
1339  		ENC							\
1340  		".endm")
1341  
1342  /* Instructions with 3 register operands */
1343  #define _ASM_MACRO_3R(OP, R1, R2, R3, ENC)				\
1344  	__asm__(".macro	" #OP " " #R1 ", " #R2 ", " #R3 "\n\t"		\
1345  		"parse_r __" #R1 ", \\" #R1 "\n\t"			\
1346  		"parse_r __" #R2 ", \\" #R2 "\n\t"			\
1347  		"parse_r __" #R3 ", \\" #R3 "\n\t"			\
1348  		ENC							\
1349  		".endm")
1350  
1351  /* Instructions with 2 register operands and 1 optional select operand */
1352  #define _ASM_MACRO_2R_1S(OP, R1, R2, SEL3, ENC)				\
1353  	__asm__(".macro	" #OP " " #R1 ", " #R2 ", " #SEL3 " = 0\n\t"	\
1354  		"parse_r __" #R1 ", \\" #R1 "\n\t"			\
1355  		"parse_r __" #R2 ", \\" #R2 "\n\t"			\
1356  		ENC							\
1357  		".endm")
1358  
1359  /*
1360   * TLB Invalidate Flush
1361   */
tlbinvf(void)1362  static inline void tlbinvf(void)
1363  {
1364  	__asm__ __volatile__(
1365  		".set push\n\t"
1366  		".set noreorder\n\t"
1367  		"# tlbinvf\n\t"
1368  		_ASM_INSN_IF_MIPS(0x42000004)
1369  		_ASM_INSN32_IF_MM(0x0000537c)
1370  		".set pop");
1371  }
1372  
1373  
1374  /*
1375   * Functions to access the R10000 performance counters.	 These are basically
1376   * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
1377   * performance counter number encoded into bits 1 ... 5 of the instruction.
1378   * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
1379   * disassembler these will look like an access to sel 0 or 1.
1380   */
1381  #define read_r10k_perf_cntr(counter)				\
1382  ({								\
1383  	unsigned int __res;					\
1384  	__asm__ __volatile__(					\
1385  	"mfpc\t%0, %1"						\
1386  	: "=r" (__res)						\
1387  	: "i" (counter));					\
1388  								\
1389  	__res;							\
1390  })
1391  
1392  #define write_r10k_perf_cntr(counter,val)			\
1393  do {								\
1394  	__asm__ __volatile__(					\
1395  	"mtpc\t%0, %1"						\
1396  	:							\
1397  	: "r" (val), "i" (counter));				\
1398  } while (0)
1399  
1400  #define read_r10k_perf_event(counter)				\
1401  ({								\
1402  	unsigned int __res;					\
1403  	__asm__ __volatile__(					\
1404  	"mfps\t%0, %1"						\
1405  	: "=r" (__res)						\
1406  	: "i" (counter));					\
1407  								\
1408  	__res;							\
1409  })
1410  
1411  #define write_r10k_perf_cntl(counter,val)			\
1412  do {								\
1413  	__asm__ __volatile__(					\
1414  	"mtps\t%0, %1"						\
1415  	:							\
1416  	: "r" (val), "i" (counter));				\
1417  } while (0)
1418  
1419  
1420  /*
1421   * Macros to access the system control coprocessor
1422   */
1423  
1424  #define ___read_32bit_c0_register(source, sel, vol)			\
1425  ({ unsigned int __res;							\
1426  	if (sel == 0)							\
1427  		__asm__ vol(						\
1428  			"mfc0\t%0, " #source "\n\t"			\
1429  			: "=r" (__res));				\
1430  	else								\
1431  		__asm__ vol(						\
1432  			".set\tpush\n\t"				\
1433  			".set\tmips32\n\t"				\
1434  			"mfc0\t%0, " #source ", " #sel "\n\t"		\
1435  			".set\tpop\n\t"					\
1436  			: "=r" (__res));				\
1437  	__res;								\
1438  })
1439  
1440  #define ___read_64bit_c0_register(source, sel, vol)			\
1441  ({ unsigned long long __res;						\
1442  	if (sizeof(unsigned long) == 4)					\
1443  		__res = __read_64bit_c0_split(source, sel, vol);	\
1444  	else if (sel == 0)						\
1445  		__asm__ vol(						\
1446  			".set\tpush\n\t"				\
1447  			".set\tmips3\n\t"				\
1448  			"dmfc0\t%0, " #source "\n\t"			\
1449  			".set\tpop"					\
1450  			: "=r" (__res));				\
1451  	else								\
1452  		__asm__ vol(						\
1453  			".set\tpush\n\t"				\
1454  			".set\tmips64\n\t"				\
1455  			"dmfc0\t%0, " #source ", " #sel "\n\t"		\
1456  			".set\tpop"					\
1457  			: "=r" (__res));				\
1458  	__res;								\
1459  })
1460  
1461  #define __read_32bit_c0_register(source, sel)				\
1462  	___read_32bit_c0_register(source, sel, __volatile__)
1463  
1464  #define __read_const_32bit_c0_register(source, sel)			\
1465  	___read_32bit_c0_register(source, sel,)
1466  
1467  #define __read_64bit_c0_register(source, sel)				\
1468  	___read_64bit_c0_register(source, sel, __volatile__)
1469  
1470  #define __read_const_64bit_c0_register(source, sel)			\
1471  	___read_64bit_c0_register(source, sel,)
1472  
1473  #define __write_32bit_c0_register(register, sel, value)			\
1474  do {									\
1475  	if (sel == 0)							\
1476  		__asm__ __volatile__(					\
1477  			"mtc0\t%z0, " #register "\n\t"			\
1478  			: : "Jr" ((unsigned int)(value)));		\
1479  	else								\
1480  		__asm__ __volatile__(					\
1481  			".set\tpush\n\t"				\
1482  			".set\tmips32\n\t"				\
1483  			"mtc0\t%z0, " #register ", " #sel "\n\t"	\
1484  			".set\tpop"					\
1485  			: : "Jr" ((unsigned int)(value)));		\
1486  } while (0)
1487  
1488  #define __write_64bit_c0_register(register, sel, value)			\
1489  do {									\
1490  	if (sizeof(unsigned long) == 4)					\
1491  		__write_64bit_c0_split(register, sel, value);		\
1492  	else if (sel == 0)						\
1493  		__asm__ __volatile__(					\
1494  			".set\tpush\n\t"				\
1495  			".set\tmips3\n\t"				\
1496  			"dmtc0\t%z0, " #register "\n\t"			\
1497  			".set\tpop"					\
1498  			: : "Jr" (value));				\
1499  	else								\
1500  		__asm__ __volatile__(					\
1501  			".set\tpush\n\t"				\
1502  			".set\tmips64\n\t"				\
1503  			"dmtc0\t%z0, " #register ", " #sel "\n\t"	\
1504  			".set\tpop"					\
1505  			: : "Jr" (value));				\
1506  } while (0)
1507  
1508  #define __read_ulong_c0_register(reg, sel)				\
1509  	((sizeof(unsigned long) == 4) ?					\
1510  	(unsigned long) __read_32bit_c0_register(reg, sel) :		\
1511  	(unsigned long) __read_64bit_c0_register(reg, sel))
1512  
1513  #define __read_const_ulong_c0_register(reg, sel)			\
1514  	((sizeof(unsigned long) == 4) ?					\
1515  	(unsigned long) __read_const_32bit_c0_register(reg, sel) :	\
1516  	(unsigned long) __read_const_64bit_c0_register(reg, sel))
1517  
1518  #define __write_ulong_c0_register(reg, sel, val)			\
1519  do {									\
1520  	if (sizeof(unsigned long) == 4)					\
1521  		__write_32bit_c0_register(reg, sel, val);		\
1522  	else								\
1523  		__write_64bit_c0_register(reg, sel, val);		\
1524  } while (0)
1525  
1526  /*
1527   * On RM7000/RM9000 these are uses to access cop0 set 1 registers
1528   */
1529  #define __read_32bit_c0_ctrl_register(source)				\
1530  ({ unsigned int __res;							\
1531  	__asm__ __volatile__(						\
1532  		"cfc0\t%0, " #source "\n\t"				\
1533  		: "=r" (__res));					\
1534  	__res;								\
1535  })
1536  
1537  #define __write_32bit_c0_ctrl_register(register, value)			\
1538  do {									\
1539  	__asm__ __volatile__(						\
1540  		"ctc0\t%z0, " #register "\n\t"				\
1541  		: : "Jr" ((unsigned int)(value)));			\
1542  } while (0)
1543  
1544  /*
1545   * These versions are only needed for systems with more than 38 bits of
1546   * physical address space running the 32-bit kernel.  That's none atm :-)
1547   */
1548  #define __read_64bit_c0_split(source, sel, vol)				\
1549  ({									\
1550  	unsigned long long __val;					\
1551  	unsigned long __flags;						\
1552  									\
1553  	local_irq_save(__flags);					\
1554  	if (sel == 0)							\
1555  		__asm__ vol(						\
1556  			".set\tpush\n\t"				\
1557  			".set\tmips64\n\t"				\
1558  			"dmfc0\t%L0, " #source "\n\t"			\
1559  			"dsra\t%M0, %L0, 32\n\t"			\
1560  			"sll\t%L0, %L0, 0\n\t"				\
1561  			".set\tpop"					\
1562  			: "=r" (__val));				\
1563  	else								\
1564  		__asm__ vol(						\
1565  			".set\tpush\n\t"				\
1566  			".set\tmips64\n\t"				\
1567  			"dmfc0\t%L0, " #source ", " #sel "\n\t"		\
1568  			"dsra\t%M0, %L0, 32\n\t"			\
1569  			"sll\t%L0, %L0, 0\n\t"				\
1570  			".set\tpop"					\
1571  			: "=r" (__val));				\
1572  	local_irq_restore(__flags);					\
1573  									\
1574  	__val;								\
1575  })
1576  
1577  #define __write_64bit_c0_split(source, sel, val)			\
1578  do {									\
1579  	unsigned long long __tmp = (val);				\
1580  	unsigned long __flags;						\
1581  									\
1582  	local_irq_save(__flags);					\
1583  	if (MIPS_ISA_REV >= 2)						\
1584  		__asm__ __volatile__(					\
1585  			".set\tpush\n\t"				\
1586  			".set\t" MIPS_ISA_LEVEL "\n\t"			\
1587  			"dins\t%L0, %M0, 32, 32\n\t"			\
1588  			"dmtc0\t%L0, " #source ", " #sel "\n\t"		\
1589  			".set\tpop"					\
1590  			: "+r" (__tmp));				\
1591  	else if (sel == 0)						\
1592  		__asm__ __volatile__(					\
1593  			".set\tpush\n\t"				\
1594  			".set\tmips64\n\t"				\
1595  			"dsll\t%L0, %L0, 32\n\t"			\
1596  			"dsrl\t%L0, %L0, 32\n\t"			\
1597  			"dsll\t%M0, %M0, 32\n\t"			\
1598  			"or\t%L0, %L0, %M0\n\t"				\
1599  			"dmtc0\t%L0, " #source "\n\t"			\
1600  			".set\tpop"					\
1601  			: "+r" (__tmp));				\
1602  	else								\
1603  		__asm__ __volatile__(					\
1604  			".set\tpush\n\t"				\
1605  			".set\tmips64\n\t"				\
1606  			"dsll\t%L0, %L0, 32\n\t"			\
1607  			"dsrl\t%L0, %L0, 32\n\t"			\
1608  			"dsll\t%M0, %M0, 32\n\t"			\
1609  			"or\t%L0, %L0, %M0\n\t"				\
1610  			"dmtc0\t%L0, " #source ", " #sel "\n\t"		\
1611  			".set\tpop"					\
1612  			: "+r" (__tmp));				\
1613  	local_irq_restore(__flags);					\
1614  } while (0)
1615  
1616  #ifndef TOOLCHAIN_SUPPORTS_XPA
1617  _ASM_MACRO_2R_1S(mfhc0, rt, rs, sel,
1618  	_ASM_INSN_IF_MIPS(0x40400000 | __rt << 16 | __rs << 11 | \\sel)
1619  	_ASM_INSN32_IF_MM(0x000000f4 | __rt << 21 | __rs << 16 | \\sel << 11));
1620  _ASM_MACRO_2R_1S(mthc0, rt, rd, sel,
1621  	_ASM_INSN_IF_MIPS(0x40c00000 | __rt << 16 | __rd << 11 | \\sel)
1622  	_ASM_INSN32_IF_MM(0x000002f4 | __rt << 21 | __rd << 16 | \\sel << 11));
1623  #define _ASM_SET_XPA ""
1624  #else	/* !TOOLCHAIN_SUPPORTS_XPA */
1625  #define _ASM_SET_XPA ".set\txpa\n\t"
1626  #endif
1627  
1628  #define __readx_32bit_c0_register(source, sel)				\
1629  ({									\
1630  	unsigned int __res;						\
1631  									\
1632  	__asm__ __volatile__(						\
1633  	"	.set	push					\n"	\
1634  	"	.set	mips32r2				\n"	\
1635  	_ASM_SET_XPA							\
1636  	"	mfhc0	%0, " #source ", %1			\n"	\
1637  	"	.set	pop					\n"	\
1638  	: "=r" (__res)							\
1639  	: "i" (sel));							\
1640  	__res;								\
1641  })
1642  
1643  #define __writex_32bit_c0_register(register, sel, value)		\
1644  do {									\
1645  	__asm__ __volatile__(						\
1646  	"	.set	push					\n"	\
1647  	"	.set	mips32r2				\n"	\
1648  	_ASM_SET_XPA							\
1649  	"	mthc0	%z0, " #register ", %1			\n"	\
1650  	"	.set	pop					\n"	\
1651  	:								\
1652  	: "Jr" (value), "i" (sel));					\
1653  } while (0)
1654  
1655  #define read_c0_index()		__read_32bit_c0_register($0, 0)
1656  #define write_c0_index(val)	__write_32bit_c0_register($0, 0, val)
1657  
1658  #define read_c0_random()	__read_32bit_c0_register($1, 0)
1659  #define write_c0_random(val)	__write_32bit_c0_register($1, 0, val)
1660  
1661  #define read_c0_entrylo0()	__read_ulong_c0_register($2, 0)
1662  #define write_c0_entrylo0(val)	__write_ulong_c0_register($2, 0, val)
1663  
1664  #define readx_c0_entrylo0()	__readx_32bit_c0_register($2, 0)
1665  #define writex_c0_entrylo0(val)	__writex_32bit_c0_register($2, 0, val)
1666  
1667  #define read_c0_entrylo1()	__read_ulong_c0_register($3, 0)
1668  #define write_c0_entrylo1(val)	__write_ulong_c0_register($3, 0, val)
1669  
1670  #define readx_c0_entrylo1()	__readx_32bit_c0_register($3, 0)
1671  #define writex_c0_entrylo1(val)	__writex_32bit_c0_register($3, 0, val)
1672  
1673  #define read_c0_conf()		__read_32bit_c0_register($3, 0)
1674  #define write_c0_conf(val)	__write_32bit_c0_register($3, 0, val)
1675  
1676  #define read_c0_globalnumber()	__read_32bit_c0_register($3, 1)
1677  
1678  #define read_c0_context()	__read_ulong_c0_register($4, 0)
1679  #define write_c0_context(val)	__write_ulong_c0_register($4, 0, val)
1680  
1681  #define read_c0_contextconfig()		__read_32bit_c0_register($4, 1)
1682  #define write_c0_contextconfig(val)	__write_32bit_c0_register($4, 1, val)
1683  
1684  #define read_c0_userlocal()	__read_ulong_c0_register($4, 2)
1685  #define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
1686  
1687  #define read_c0_xcontextconfig()	__read_ulong_c0_register($4, 3)
1688  #define write_c0_xcontextconfig(val)	__write_ulong_c0_register($4, 3, val)
1689  
1690  #define read_c0_memorymapid()		__read_32bit_c0_register($4, 5)
1691  #define write_c0_memorymapid(val)	__write_32bit_c0_register($4, 5, val)
1692  
1693  #define read_c0_pagemask()	__read_32bit_c0_register($5, 0)
1694  #define write_c0_pagemask(val)	__write_32bit_c0_register($5, 0, val)
1695  
1696  #define read_c0_pagegrain()	__read_32bit_c0_register($5, 1)
1697  #define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
1698  
1699  #define read_c0_wired()		__read_32bit_c0_register($6, 0)
1700  #define write_c0_wired(val)	__write_32bit_c0_register($6, 0, val)
1701  
1702  #define read_c0_info()		__read_32bit_c0_register($7, 0)
1703  
1704  #define read_c0_cache()		__read_32bit_c0_register($7, 0) /* TX39xx */
1705  #define write_c0_cache(val)	__write_32bit_c0_register($7, 0, val)
1706  
1707  #define read_c0_badvaddr()	__read_ulong_c0_register($8, 0)
1708  #define write_c0_badvaddr(val)	__write_ulong_c0_register($8, 0, val)
1709  
1710  #define read_c0_badinstr()	__read_32bit_c0_register($8, 1)
1711  #define read_c0_badinstrp()	__read_32bit_c0_register($8, 2)
1712  
1713  #define read_c0_count()		__read_32bit_c0_register($9, 0)
1714  #define write_c0_count(val)	__write_32bit_c0_register($9, 0, val)
1715  
1716  #define read_c0_entryhi()	__read_ulong_c0_register($10, 0)
1717  #define write_c0_entryhi(val)	__write_ulong_c0_register($10, 0, val)
1718  
1719  #define read_c0_guestctl1()	__read_32bit_c0_register($10, 4)
1720  #define write_c0_guestctl1(val)	__write_32bit_c0_register($10, 4, val)
1721  
1722  #define read_c0_guestctl2()	__read_32bit_c0_register($10, 5)
1723  #define write_c0_guestctl2(val)	__write_32bit_c0_register($10, 5, val)
1724  
1725  #define read_c0_guestctl3()	__read_32bit_c0_register($10, 6)
1726  #define write_c0_guestctl3(val)	__write_32bit_c0_register($10, 6, val)
1727  
1728  #define read_c0_compare()	__read_32bit_c0_register($11, 0)
1729  #define write_c0_compare(val)	__write_32bit_c0_register($11, 0, val)
1730  
1731  #define read_c0_guestctl0ext()	__read_32bit_c0_register($11, 4)
1732  #define write_c0_guestctl0ext(val) __write_32bit_c0_register($11, 4, val)
1733  
1734  #define read_c0_status()	__read_32bit_c0_register($12, 0)
1735  
1736  #define write_c0_status(val)	__write_32bit_c0_register($12, 0, val)
1737  
1738  #define read_c0_guestctl0()	__read_32bit_c0_register($12, 6)
1739  #define write_c0_guestctl0(val)	__write_32bit_c0_register($12, 6, val)
1740  
1741  #define read_c0_gtoffset()	__read_32bit_c0_register($12, 7)
1742  #define write_c0_gtoffset(val)	__write_32bit_c0_register($12, 7, val)
1743  
1744  #define read_c0_cause()		__read_32bit_c0_register($13, 0)
1745  #define write_c0_cause(val)	__write_32bit_c0_register($13, 0, val)
1746  
1747  #define read_c0_epc()		__read_ulong_c0_register($14, 0)
1748  #define write_c0_epc(val)	__write_ulong_c0_register($14, 0, val)
1749  
1750  #define read_c0_prid()		__read_const_32bit_c0_register($15, 0)
1751  
1752  #define read_c0_cmgcrbase()	__read_ulong_c0_register($15, 3)
1753  
1754  #define read_c0_config()	__read_32bit_c0_register($16, 0)
1755  #define read_c0_config1()	__read_32bit_c0_register($16, 1)
1756  #define read_c0_config2()	__read_32bit_c0_register($16, 2)
1757  #define read_c0_config3()	__read_32bit_c0_register($16, 3)
1758  #define read_c0_config4()	__read_32bit_c0_register($16, 4)
1759  #define read_c0_config5()	__read_32bit_c0_register($16, 5)
1760  #define read_c0_config6()	__read_32bit_c0_register($16, 6)
1761  #define read_c0_config7()	__read_32bit_c0_register($16, 7)
1762  #define write_c0_config(val)	__write_32bit_c0_register($16, 0, val)
1763  #define write_c0_config1(val)	__write_32bit_c0_register($16, 1, val)
1764  #define write_c0_config2(val)	__write_32bit_c0_register($16, 2, val)
1765  #define write_c0_config3(val)	__write_32bit_c0_register($16, 3, val)
1766  #define write_c0_config4(val)	__write_32bit_c0_register($16, 4, val)
1767  #define write_c0_config5(val)	__write_32bit_c0_register($16, 5, val)
1768  #define write_c0_config6(val)	__write_32bit_c0_register($16, 6, val)
1769  #define write_c0_config7(val)	__write_32bit_c0_register($16, 7, val)
1770  
1771  #define read_c0_lladdr()	__read_ulong_c0_register($17, 0)
1772  #define write_c0_lladdr(val)	__write_ulong_c0_register($17, 0, val)
1773  #define read_c0_maar()		__read_ulong_c0_register($17, 1)
1774  #define write_c0_maar(val)	__write_ulong_c0_register($17, 1, val)
1775  #define readx_c0_maar()		__readx_32bit_c0_register($17, 1)
1776  #define writex_c0_maar(val)	__writex_32bit_c0_register($17, 1, val)
1777  #define read_c0_maari()		__read_32bit_c0_register($17, 2)
1778  #define write_c0_maari(val)	__write_32bit_c0_register($17, 2, val)
1779  
1780  /*
1781   * The WatchLo register.  There may be up to 8 of them.
1782   */
1783  #define read_c0_watchlo0()	__read_ulong_c0_register($18, 0)
1784  #define read_c0_watchlo1()	__read_ulong_c0_register($18, 1)
1785  #define read_c0_watchlo2()	__read_ulong_c0_register($18, 2)
1786  #define read_c0_watchlo3()	__read_ulong_c0_register($18, 3)
1787  #define read_c0_watchlo4()	__read_ulong_c0_register($18, 4)
1788  #define read_c0_watchlo5()	__read_ulong_c0_register($18, 5)
1789  #define read_c0_watchlo6()	__read_ulong_c0_register($18, 6)
1790  #define read_c0_watchlo7()	__read_ulong_c0_register($18, 7)
1791  #define write_c0_watchlo0(val)	__write_ulong_c0_register($18, 0, val)
1792  #define write_c0_watchlo1(val)	__write_ulong_c0_register($18, 1, val)
1793  #define write_c0_watchlo2(val)	__write_ulong_c0_register($18, 2, val)
1794  #define write_c0_watchlo3(val)	__write_ulong_c0_register($18, 3, val)
1795  #define write_c0_watchlo4(val)	__write_ulong_c0_register($18, 4, val)
1796  #define write_c0_watchlo5(val)	__write_ulong_c0_register($18, 5, val)
1797  #define write_c0_watchlo6(val)	__write_ulong_c0_register($18, 6, val)
1798  #define write_c0_watchlo7(val)	__write_ulong_c0_register($18, 7, val)
1799  
1800  /*
1801   * The WatchHi register.  There may be up to 8 of them.
1802   */
1803  #define read_c0_watchhi0()	__read_32bit_c0_register($19, 0)
1804  #define read_c0_watchhi1()	__read_32bit_c0_register($19, 1)
1805  #define read_c0_watchhi2()	__read_32bit_c0_register($19, 2)
1806  #define read_c0_watchhi3()	__read_32bit_c0_register($19, 3)
1807  #define read_c0_watchhi4()	__read_32bit_c0_register($19, 4)
1808  #define read_c0_watchhi5()	__read_32bit_c0_register($19, 5)
1809  #define read_c0_watchhi6()	__read_32bit_c0_register($19, 6)
1810  #define read_c0_watchhi7()	__read_32bit_c0_register($19, 7)
1811  
1812  #define write_c0_watchhi0(val)	__write_32bit_c0_register($19, 0, val)
1813  #define write_c0_watchhi1(val)	__write_32bit_c0_register($19, 1, val)
1814  #define write_c0_watchhi2(val)	__write_32bit_c0_register($19, 2, val)
1815  #define write_c0_watchhi3(val)	__write_32bit_c0_register($19, 3, val)
1816  #define write_c0_watchhi4(val)	__write_32bit_c0_register($19, 4, val)
1817  #define write_c0_watchhi5(val)	__write_32bit_c0_register($19, 5, val)
1818  #define write_c0_watchhi6(val)	__write_32bit_c0_register($19, 6, val)
1819  #define write_c0_watchhi7(val)	__write_32bit_c0_register($19, 7, val)
1820  
1821  #define read_c0_xcontext()	__read_ulong_c0_register($20, 0)
1822  #define write_c0_xcontext(val)	__write_ulong_c0_register($20, 0, val)
1823  
1824  #define read_c0_intcontrol()	__read_32bit_c0_ctrl_register($20)
1825  #define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
1826  
1827  #define read_c0_framemask()	__read_32bit_c0_register($21, 0)
1828  #define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
1829  
1830  #define read_c0_diag()		__read_32bit_c0_register($22, 0)
1831  #define write_c0_diag(val)	__write_32bit_c0_register($22, 0, val)
1832  
1833  /* R10K CP0 Branch Diagnostic register is 64bits wide */
1834  #define read_c0_r10k_diag()	__read_64bit_c0_register($22, 0)
1835  #define write_c0_r10k_diag(val)	__write_64bit_c0_register($22, 0, val)
1836  
1837  #define read_c0_diag1()		__read_32bit_c0_register($22, 1)
1838  #define write_c0_diag1(val)	__write_32bit_c0_register($22, 1, val)
1839  
1840  #define read_c0_diag2()		__read_32bit_c0_register($22, 2)
1841  #define write_c0_diag2(val)	__write_32bit_c0_register($22, 2, val)
1842  
1843  #define read_c0_diag3()		__read_32bit_c0_register($22, 3)
1844  #define write_c0_diag3(val)	__write_32bit_c0_register($22, 3, val)
1845  
1846  #define read_c0_diag4()		__read_32bit_c0_register($22, 4)
1847  #define write_c0_diag4(val)	__write_32bit_c0_register($22, 4, val)
1848  
1849  #define read_c0_diag5()		__read_32bit_c0_register($22, 5)
1850  #define write_c0_diag5(val)	__write_32bit_c0_register($22, 5, val)
1851  
1852  #define read_c0_debug()		__read_32bit_c0_register($23, 0)
1853  #define write_c0_debug(val)	__write_32bit_c0_register($23, 0, val)
1854  
1855  #define read_c0_depc()		__read_ulong_c0_register($24, 0)
1856  #define write_c0_depc(val)	__write_ulong_c0_register($24, 0, val)
1857  
1858  /*
1859   * MIPS32 / MIPS64 performance counters
1860   */
1861  #define read_c0_perfctrl0()	__read_32bit_c0_register($25, 0)
1862  #define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
1863  #define read_c0_perfcntr0()	__read_32bit_c0_register($25, 1)
1864  #define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
1865  #define read_c0_perfcntr0_64()	__read_64bit_c0_register($25, 1)
1866  #define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
1867  #define read_c0_perfctrl1()	__read_32bit_c0_register($25, 2)
1868  #define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
1869  #define read_c0_perfcntr1()	__read_32bit_c0_register($25, 3)
1870  #define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
1871  #define read_c0_perfcntr1_64()	__read_64bit_c0_register($25, 3)
1872  #define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
1873  #define read_c0_perfctrl2()	__read_32bit_c0_register($25, 4)
1874  #define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
1875  #define read_c0_perfcntr2()	__read_32bit_c0_register($25, 5)
1876  #define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
1877  #define read_c0_perfcntr2_64()	__read_64bit_c0_register($25, 5)
1878  #define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
1879  #define read_c0_perfctrl3()	__read_32bit_c0_register($25, 6)
1880  #define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
1881  #define read_c0_perfcntr3()	__read_32bit_c0_register($25, 7)
1882  #define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
1883  #define read_c0_perfcntr3_64()	__read_64bit_c0_register($25, 7)
1884  #define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
1885  
1886  #define read_c0_ecc()		__read_32bit_c0_register($26, 0)
1887  #define write_c0_ecc(val)	__write_32bit_c0_register($26, 0, val)
1888  
1889  #define read_c0_derraddr0()	__read_ulong_c0_register($26, 1)
1890  #define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
1891  
1892  #define read_c0_cacheerr()	__read_32bit_c0_register($27, 0)
1893  
1894  #define read_c0_derraddr1()	__read_ulong_c0_register($27, 1)
1895  #define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
1896  
1897  #define read_c0_taglo()		__read_32bit_c0_register($28, 0)
1898  #define write_c0_taglo(val)	__write_32bit_c0_register($28, 0, val)
1899  
1900  #define read_c0_dtaglo()	__read_32bit_c0_register($28, 2)
1901  #define write_c0_dtaglo(val)	__write_32bit_c0_register($28, 2, val)
1902  
1903  #define read_c0_ddatalo()	__read_32bit_c0_register($28, 3)
1904  #define write_c0_ddatalo(val)	__write_32bit_c0_register($28, 3, val)
1905  
1906  #define read_c0_staglo()	__read_32bit_c0_register($28, 4)
1907  #define write_c0_staglo(val)	__write_32bit_c0_register($28, 4, val)
1908  
1909  #define read_c0_taghi()		__read_32bit_c0_register($29, 0)
1910  #define write_c0_taghi(val)	__write_32bit_c0_register($29, 0, val)
1911  
1912  #define read_c0_errorepc()	__read_ulong_c0_register($30, 0)
1913  #define write_c0_errorepc(val)	__write_ulong_c0_register($30, 0, val)
1914  
1915  /* MIPSR2 */
1916  #define read_c0_hwrena()	__read_32bit_c0_register($7, 0)
1917  #define write_c0_hwrena(val)	__write_32bit_c0_register($7, 0, val)
1918  
1919  #define read_c0_intctl()	__read_32bit_c0_register($12, 1)
1920  #define write_c0_intctl(val)	__write_32bit_c0_register($12, 1, val)
1921  
1922  #define read_c0_srsctl()	__read_32bit_c0_register($12, 2)
1923  #define write_c0_srsctl(val)	__write_32bit_c0_register($12, 2, val)
1924  
1925  #define read_c0_srsmap()	__read_32bit_c0_register($12, 3)
1926  #define write_c0_srsmap(val)	__write_32bit_c0_register($12, 3, val)
1927  
1928  #define read_c0_ebase()		__read_32bit_c0_register($15, 1)
1929  #define write_c0_ebase(val)	__write_32bit_c0_register($15, 1, val)
1930  
1931  #define read_c0_ebase_64()	__read_64bit_c0_register($15, 1)
1932  #define write_c0_ebase_64(val)	__write_64bit_c0_register($15, 1, val)
1933  
1934  #define read_c0_cdmmbase()	__read_ulong_c0_register($15, 2)
1935  #define write_c0_cdmmbase(val)	__write_ulong_c0_register($15, 2, val)
1936  
1937  /* MIPSR3 */
1938  #define read_c0_segctl0()	__read_32bit_c0_register($5, 2)
1939  #define write_c0_segctl0(val)	__write_32bit_c0_register($5, 2, val)
1940  
1941  #define read_c0_segctl1()	__read_32bit_c0_register($5, 3)
1942  #define write_c0_segctl1(val)	__write_32bit_c0_register($5, 3, val)
1943  
1944  #define read_c0_segctl2()	__read_32bit_c0_register($5, 4)
1945  #define write_c0_segctl2(val)	__write_32bit_c0_register($5, 4, val)
1946  
1947  /* Hardware Page Table Walker */
1948  #define read_c0_pwbase()	__read_ulong_c0_register($5, 5)
1949  #define write_c0_pwbase(val)	__write_ulong_c0_register($5, 5, val)
1950  
1951  #define read_c0_pwfield()	__read_ulong_c0_register($5, 6)
1952  #define write_c0_pwfield(val)	__write_ulong_c0_register($5, 6, val)
1953  
1954  #define read_c0_pwsize()	__read_ulong_c0_register($5, 7)
1955  #define write_c0_pwsize(val)	__write_ulong_c0_register($5, 7, val)
1956  
1957  #define read_c0_pwctl()		__read_32bit_c0_register($6, 6)
1958  #define write_c0_pwctl(val)	__write_32bit_c0_register($6, 6, val)
1959  
1960  #define read_c0_pgd()		__read_64bit_c0_register($9, 7)
1961  #define write_c0_pgd(val)	__write_64bit_c0_register($9, 7, val)
1962  
1963  #define read_c0_kpgd()		__read_64bit_c0_register($31, 7)
1964  #define write_c0_kpgd(val)	__write_64bit_c0_register($31, 7, val)
1965  
1966  /* Cavium OCTEON (cnMIPS) */
1967  #define read_c0_cvmcount()	__read_ulong_c0_register($9, 6)
1968  #define write_c0_cvmcount(val)	__write_ulong_c0_register($9, 6, val)
1969  
1970  #define read_c0_cvmctl()	__read_64bit_c0_register($9, 7)
1971  #define write_c0_cvmctl(val)	__write_64bit_c0_register($9, 7, val)
1972  
1973  #define read_c0_cvmmemctl()	__read_64bit_c0_register($11, 7)
1974  #define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
1975  
1976  #define read_c0_cvmmemctl2()	__read_64bit_c0_register($16, 6)
1977  #define write_c0_cvmmemctl2(val) __write_64bit_c0_register($16, 6, val)
1978  
1979  #define read_c0_cvmvmconfig()	__read_64bit_c0_register($16, 7)
1980  #define write_c0_cvmvmconfig(val) __write_64bit_c0_register($16, 7, val)
1981  
1982  /*
1983   * The cacheerr registers are not standardized.	 On OCTEON, they are
1984   * 64 bits wide.
1985   */
1986  #define read_octeon_c0_icacheerr()	__read_64bit_c0_register($27, 0)
1987  #define write_octeon_c0_icacheerr(val)	__write_64bit_c0_register($27, 0, val)
1988  
1989  #define read_octeon_c0_dcacheerr()	__read_64bit_c0_register($27, 1)
1990  #define write_octeon_c0_dcacheerr(val)	__write_64bit_c0_register($27, 1, val)
1991  
1992  /* BMIPS3300 */
1993  #define read_c0_brcm_config_0()		__read_32bit_c0_register($22, 0)
1994  #define write_c0_brcm_config_0(val)	__write_32bit_c0_register($22, 0, val)
1995  
1996  #define read_c0_brcm_bus_pll()		__read_32bit_c0_register($22, 4)
1997  #define write_c0_brcm_bus_pll(val)	__write_32bit_c0_register($22, 4, val)
1998  
1999  #define read_c0_brcm_reset()		__read_32bit_c0_register($22, 5)
2000  #define write_c0_brcm_reset(val)	__write_32bit_c0_register($22, 5, val)
2001  
2002  /* BMIPS43xx */
2003  #define read_c0_brcm_cmt_intr()		__read_32bit_c0_register($22, 1)
2004  #define write_c0_brcm_cmt_intr(val)	__write_32bit_c0_register($22, 1, val)
2005  
2006  #define read_c0_brcm_cmt_ctrl()		__read_32bit_c0_register($22, 2)
2007  #define write_c0_brcm_cmt_ctrl(val)	__write_32bit_c0_register($22, 2, val)
2008  
2009  #define read_c0_brcm_cmt_local()	__read_32bit_c0_register($22, 3)
2010  #define write_c0_brcm_cmt_local(val)	__write_32bit_c0_register($22, 3, val)
2011  
2012  #define read_c0_brcm_config_1()		__read_32bit_c0_register($22, 5)
2013  #define write_c0_brcm_config_1(val)	__write_32bit_c0_register($22, 5, val)
2014  
2015  #define read_c0_brcm_cbr()		__read_32bit_c0_register($22, 6)
2016  #define write_c0_brcm_cbr(val)		__write_32bit_c0_register($22, 6, val)
2017  
2018  /* BMIPS5000 */
2019  #define read_c0_brcm_config()		__read_32bit_c0_register($22, 0)
2020  #define write_c0_brcm_config(val)	__write_32bit_c0_register($22, 0, val)
2021  
2022  #define read_c0_brcm_mode()		__read_32bit_c0_register($22, 1)
2023  #define write_c0_brcm_mode(val)		__write_32bit_c0_register($22, 1, val)
2024  
2025  #define read_c0_brcm_action()		__read_32bit_c0_register($22, 2)
2026  #define write_c0_brcm_action(val)	__write_32bit_c0_register($22, 2, val)
2027  
2028  #define read_c0_brcm_edsp()		__read_32bit_c0_register($22, 3)
2029  #define write_c0_brcm_edsp(val)		__write_32bit_c0_register($22, 3, val)
2030  
2031  #define read_c0_brcm_bootvec()		__read_32bit_c0_register($22, 4)
2032  #define write_c0_brcm_bootvec(val)	__write_32bit_c0_register($22, 4, val)
2033  
2034  #define read_c0_brcm_sleepcount()	__read_32bit_c0_register($22, 7)
2035  #define write_c0_brcm_sleepcount(val)	__write_32bit_c0_register($22, 7, val)
2036  
2037  /* Ingenic page ctrl register */
2038  #define write_c0_page_ctrl(val)	__write_32bit_c0_register($5, 4, val)
2039  
2040  /*
2041   * Macros to access the guest system control coprocessor
2042   */
2043  
2044  #ifndef TOOLCHAIN_SUPPORTS_VIRT
2045  _ASM_MACRO_2R_1S(mfgc0, rt, rs, sel,
2046  	_ASM_INSN_IF_MIPS(0x40600000 | __rt << 16 | __rs << 11 | \\sel)
2047  	_ASM_INSN32_IF_MM(0x000004fc | __rt << 21 | __rs << 16 | \\sel << 11));
2048  _ASM_MACRO_2R_1S(dmfgc0, rt, rs, sel,
2049  	_ASM_INSN_IF_MIPS(0x40600100 | __rt << 16 | __rs << 11 | \\sel)
2050  	_ASM_INSN32_IF_MM(0x580004fc | __rt << 21 | __rs << 16 | \\sel << 11));
2051  _ASM_MACRO_2R_1S(mtgc0, rt, rd, sel,
2052  	_ASM_INSN_IF_MIPS(0x40600200 | __rt << 16 | __rd << 11 | \\sel)
2053  	_ASM_INSN32_IF_MM(0x000006fc | __rt << 21 | __rd << 16 | \\sel << 11));
2054  _ASM_MACRO_2R_1S(dmtgc0, rt, rd, sel,
2055  	_ASM_INSN_IF_MIPS(0x40600300 | __rt << 16 | __rd << 11 | \\sel)
2056  	_ASM_INSN32_IF_MM(0x580006fc | __rt << 21 | __rd << 16 | \\sel << 11));
2057  _ASM_MACRO_0(tlbgp,    _ASM_INSN_IF_MIPS(0x42000010)
2058  		       _ASM_INSN32_IF_MM(0x0000017c));
2059  _ASM_MACRO_0(tlbgr,    _ASM_INSN_IF_MIPS(0x42000009)
2060  		       _ASM_INSN32_IF_MM(0x0000117c));
2061  _ASM_MACRO_0(tlbgwi,   _ASM_INSN_IF_MIPS(0x4200000a)
2062  		       _ASM_INSN32_IF_MM(0x0000217c));
2063  _ASM_MACRO_0(tlbgwr,   _ASM_INSN_IF_MIPS(0x4200000e)
2064  		       _ASM_INSN32_IF_MM(0x0000317c));
2065  _ASM_MACRO_0(tlbginvf, _ASM_INSN_IF_MIPS(0x4200000c)
2066  		       _ASM_INSN32_IF_MM(0x0000517c));
2067  #define _ASM_SET_VIRT ""
2068  #else	/* !TOOLCHAIN_SUPPORTS_VIRT */
2069  #define _ASM_SET_VIRT ".set\tvirt\n\t"
2070  #endif
2071  
2072  #define __read_32bit_gc0_register(source, sel)				\
2073  ({ int __res;								\
2074  	__asm__ __volatile__(						\
2075  		".set\tpush\n\t"					\
2076  		".set\tmips32r5\n\t"					\
2077  		_ASM_SET_VIRT						\
2078  		"mfgc0\t%0, " #source ", %1\n\t"			\
2079  		".set\tpop"						\
2080  		: "=r" (__res)						\
2081  		: "i" (sel));						\
2082  	__res;								\
2083  })
2084  
2085  #define __read_64bit_gc0_register(source, sel)				\
2086  ({ unsigned long long __res;						\
2087  	__asm__ __volatile__(						\
2088  		".set\tpush\n\t"					\
2089  		".set\tmips64r5\n\t"					\
2090  		_ASM_SET_VIRT						\
2091  		"dmfgc0\t%0, " #source ", %1\n\t"			\
2092  		".set\tpop"						\
2093  		: "=r" (__res)						\
2094  		: "i" (sel));						\
2095  	__res;								\
2096  })
2097  
2098  #define __write_32bit_gc0_register(register, sel, value)		\
2099  do {									\
2100  	__asm__ __volatile__(						\
2101  		".set\tpush\n\t"					\
2102  		".set\tmips32r5\n\t"					\
2103  		_ASM_SET_VIRT						\
2104  		"mtgc0\t%z0, " #register ", %1\n\t"			\
2105  		".set\tpop"						\
2106  		: : "Jr" ((unsigned int)(value)),			\
2107  		    "i" (sel));						\
2108  } while (0)
2109  
2110  #define __write_64bit_gc0_register(register, sel, value)		\
2111  do {									\
2112  	__asm__ __volatile__(						\
2113  		".set\tpush\n\t"					\
2114  		".set\tmips64r5\n\t"					\
2115  		_ASM_SET_VIRT						\
2116  		"dmtgc0\t%z0, " #register ", %1\n\t"			\
2117  		".set\tpop"						\
2118  		: : "Jr" (value),					\
2119  		    "i" (sel));						\
2120  } while (0)
2121  
2122  #define __read_ulong_gc0_register(reg, sel)				\
2123  	((sizeof(unsigned long) == 4) ?					\
2124  	(unsigned long) __read_32bit_gc0_register(reg, sel) :		\
2125  	(unsigned long) __read_64bit_gc0_register(reg, sel))
2126  
2127  #define __write_ulong_gc0_register(reg, sel, val)			\
2128  do {									\
2129  	if (sizeof(unsigned long) == 4)					\
2130  		__write_32bit_gc0_register(reg, sel, val);		\
2131  	else								\
2132  		__write_64bit_gc0_register(reg, sel, val);		\
2133  } while (0)
2134  
2135  #define read_gc0_index()		__read_32bit_gc0_register($0, 0)
2136  #define write_gc0_index(val)		__write_32bit_gc0_register($0, 0, val)
2137  
2138  #define read_gc0_entrylo0()		__read_ulong_gc0_register($2, 0)
2139  #define write_gc0_entrylo0(val)		__write_ulong_gc0_register($2, 0, val)
2140  
2141  #define read_gc0_entrylo1()		__read_ulong_gc0_register($3, 0)
2142  #define write_gc0_entrylo1(val)		__write_ulong_gc0_register($3, 0, val)
2143  
2144  #define read_gc0_context()		__read_ulong_gc0_register($4, 0)
2145  #define write_gc0_context(val)		__write_ulong_gc0_register($4, 0, val)
2146  
2147  #define read_gc0_contextconfig()	__read_32bit_gc0_register($4, 1)
2148  #define write_gc0_contextconfig(val)	__write_32bit_gc0_register($4, 1, val)
2149  
2150  #define read_gc0_userlocal()		__read_ulong_gc0_register($4, 2)
2151  #define write_gc0_userlocal(val)	__write_ulong_gc0_register($4, 2, val)
2152  
2153  #define read_gc0_xcontextconfig()	__read_ulong_gc0_register($4, 3)
2154  #define write_gc0_xcontextconfig(val)	__write_ulong_gc0_register($4, 3, val)
2155  
2156  #define read_gc0_pagemask()		__read_32bit_gc0_register($5, 0)
2157  #define write_gc0_pagemask(val)		__write_32bit_gc0_register($5, 0, val)
2158  
2159  #define read_gc0_pagegrain()		__read_32bit_gc0_register($5, 1)
2160  #define write_gc0_pagegrain(val)	__write_32bit_gc0_register($5, 1, val)
2161  
2162  #define read_gc0_segctl0()		__read_ulong_gc0_register($5, 2)
2163  #define write_gc0_segctl0(val)		__write_ulong_gc0_register($5, 2, val)
2164  
2165  #define read_gc0_segctl1()		__read_ulong_gc0_register($5, 3)
2166  #define write_gc0_segctl1(val)		__write_ulong_gc0_register($5, 3, val)
2167  
2168  #define read_gc0_segctl2()		__read_ulong_gc0_register($5, 4)
2169  #define write_gc0_segctl2(val)		__write_ulong_gc0_register($5, 4, val)
2170  
2171  #define read_gc0_pwbase()		__read_ulong_gc0_register($5, 5)
2172  #define write_gc0_pwbase(val)		__write_ulong_gc0_register($5, 5, val)
2173  
2174  #define read_gc0_pwfield()		__read_ulong_gc0_register($5, 6)
2175  #define write_gc0_pwfield(val)		__write_ulong_gc0_register($5, 6, val)
2176  
2177  #define read_gc0_pwsize()		__read_ulong_gc0_register($5, 7)
2178  #define write_gc0_pwsize(val)		__write_ulong_gc0_register($5, 7, val)
2179  
2180  #define read_gc0_wired()		__read_32bit_gc0_register($6, 0)
2181  #define write_gc0_wired(val)		__write_32bit_gc0_register($6, 0, val)
2182  
2183  #define read_gc0_pwctl()		__read_32bit_gc0_register($6, 6)
2184  #define write_gc0_pwctl(val)		__write_32bit_gc0_register($6, 6, val)
2185  
2186  #define read_gc0_hwrena()		__read_32bit_gc0_register($7, 0)
2187  #define write_gc0_hwrena(val)		__write_32bit_gc0_register($7, 0, val)
2188  
2189  #define read_gc0_badvaddr()		__read_ulong_gc0_register($8, 0)
2190  #define write_gc0_badvaddr(val)		__write_ulong_gc0_register($8, 0, val)
2191  
2192  #define read_gc0_badinstr()		__read_32bit_gc0_register($8, 1)
2193  #define write_gc0_badinstr(val)		__write_32bit_gc0_register($8, 1, val)
2194  
2195  #define read_gc0_badinstrp()		__read_32bit_gc0_register($8, 2)
2196  #define write_gc0_badinstrp(val)	__write_32bit_gc0_register($8, 2, val)
2197  
2198  #define read_gc0_count()		__read_32bit_gc0_register($9, 0)
2199  
2200  #define read_gc0_entryhi()		__read_ulong_gc0_register($10, 0)
2201  #define write_gc0_entryhi(val)		__write_ulong_gc0_register($10, 0, val)
2202  
2203  #define read_gc0_compare()		__read_32bit_gc0_register($11, 0)
2204  #define write_gc0_compare(val)		__write_32bit_gc0_register($11, 0, val)
2205  
2206  #define read_gc0_status()		__read_32bit_gc0_register($12, 0)
2207  #define write_gc0_status(val)		__write_32bit_gc0_register($12, 0, val)
2208  
2209  #define read_gc0_intctl()		__read_32bit_gc0_register($12, 1)
2210  #define write_gc0_intctl(val)		__write_32bit_gc0_register($12, 1, val)
2211  
2212  #define read_gc0_cause()		__read_32bit_gc0_register($13, 0)
2213  #define write_gc0_cause(val)		__write_32bit_gc0_register($13, 0, val)
2214  
2215  #define read_gc0_epc()			__read_ulong_gc0_register($14, 0)
2216  #define write_gc0_epc(val)		__write_ulong_gc0_register($14, 0, val)
2217  
2218  #define read_gc0_prid()			__read_32bit_gc0_register($15, 0)
2219  
2220  #define read_gc0_ebase()		__read_32bit_gc0_register($15, 1)
2221  #define write_gc0_ebase(val)		__write_32bit_gc0_register($15, 1, val)
2222  
2223  #define read_gc0_ebase_64()		__read_64bit_gc0_register($15, 1)
2224  #define write_gc0_ebase_64(val)		__write_64bit_gc0_register($15, 1, val)
2225  
2226  #define read_gc0_config()		__read_32bit_gc0_register($16, 0)
2227  #define read_gc0_config1()		__read_32bit_gc0_register($16, 1)
2228  #define read_gc0_config2()		__read_32bit_gc0_register($16, 2)
2229  #define read_gc0_config3()		__read_32bit_gc0_register($16, 3)
2230  #define read_gc0_config4()		__read_32bit_gc0_register($16, 4)
2231  #define read_gc0_config5()		__read_32bit_gc0_register($16, 5)
2232  #define read_gc0_config6()		__read_32bit_gc0_register($16, 6)
2233  #define read_gc0_config7()		__read_32bit_gc0_register($16, 7)
2234  #define write_gc0_config(val)		__write_32bit_gc0_register($16, 0, val)
2235  #define write_gc0_config1(val)		__write_32bit_gc0_register($16, 1, val)
2236  #define write_gc0_config2(val)		__write_32bit_gc0_register($16, 2, val)
2237  #define write_gc0_config3(val)		__write_32bit_gc0_register($16, 3, val)
2238  #define write_gc0_config4(val)		__write_32bit_gc0_register($16, 4, val)
2239  #define write_gc0_config5(val)		__write_32bit_gc0_register($16, 5, val)
2240  #define write_gc0_config6(val)		__write_32bit_gc0_register($16, 6, val)
2241  #define write_gc0_config7(val)		__write_32bit_gc0_register($16, 7, val)
2242  
2243  #define read_gc0_lladdr()		__read_ulong_gc0_register($17, 0)
2244  #define write_gc0_lladdr(val)		__write_ulong_gc0_register($17, 0, val)
2245  
2246  #define read_gc0_watchlo0()		__read_ulong_gc0_register($18, 0)
2247  #define read_gc0_watchlo1()		__read_ulong_gc0_register($18, 1)
2248  #define read_gc0_watchlo2()		__read_ulong_gc0_register($18, 2)
2249  #define read_gc0_watchlo3()		__read_ulong_gc0_register($18, 3)
2250  #define read_gc0_watchlo4()		__read_ulong_gc0_register($18, 4)
2251  #define read_gc0_watchlo5()		__read_ulong_gc0_register($18, 5)
2252  #define read_gc0_watchlo6()		__read_ulong_gc0_register($18, 6)
2253  #define read_gc0_watchlo7()		__read_ulong_gc0_register($18, 7)
2254  #define write_gc0_watchlo0(val)		__write_ulong_gc0_register($18, 0, val)
2255  #define write_gc0_watchlo1(val)		__write_ulong_gc0_register($18, 1, val)
2256  #define write_gc0_watchlo2(val)		__write_ulong_gc0_register($18, 2, val)
2257  #define write_gc0_watchlo3(val)		__write_ulong_gc0_register($18, 3, val)
2258  #define write_gc0_watchlo4(val)		__write_ulong_gc0_register($18, 4, val)
2259  #define write_gc0_watchlo5(val)		__write_ulong_gc0_register($18, 5, val)
2260  #define write_gc0_watchlo6(val)		__write_ulong_gc0_register($18, 6, val)
2261  #define write_gc0_watchlo7(val)		__write_ulong_gc0_register($18, 7, val)
2262  
2263  #define read_gc0_watchhi0()		__read_32bit_gc0_register($19, 0)
2264  #define read_gc0_watchhi1()		__read_32bit_gc0_register($19, 1)
2265  #define read_gc0_watchhi2()		__read_32bit_gc0_register($19, 2)
2266  #define read_gc0_watchhi3()		__read_32bit_gc0_register($19, 3)
2267  #define read_gc0_watchhi4()		__read_32bit_gc0_register($19, 4)
2268  #define read_gc0_watchhi5()		__read_32bit_gc0_register($19, 5)
2269  #define read_gc0_watchhi6()		__read_32bit_gc0_register($19, 6)
2270  #define read_gc0_watchhi7()		__read_32bit_gc0_register($19, 7)
2271  #define write_gc0_watchhi0(val)		__write_32bit_gc0_register($19, 0, val)
2272  #define write_gc0_watchhi1(val)		__write_32bit_gc0_register($19, 1, val)
2273  #define write_gc0_watchhi2(val)		__write_32bit_gc0_register($19, 2, val)
2274  #define write_gc0_watchhi3(val)		__write_32bit_gc0_register($19, 3, val)
2275  #define write_gc0_watchhi4(val)		__write_32bit_gc0_register($19, 4, val)
2276  #define write_gc0_watchhi5(val)		__write_32bit_gc0_register($19, 5, val)
2277  #define write_gc0_watchhi6(val)		__write_32bit_gc0_register($19, 6, val)
2278  #define write_gc0_watchhi7(val)		__write_32bit_gc0_register($19, 7, val)
2279  
2280  #define read_gc0_xcontext()		__read_ulong_gc0_register($20, 0)
2281  #define write_gc0_xcontext(val)		__write_ulong_gc0_register($20, 0, val)
2282  
2283  #define read_gc0_perfctrl0()		__read_32bit_gc0_register($25, 0)
2284  #define write_gc0_perfctrl0(val)	__write_32bit_gc0_register($25, 0, val)
2285  #define read_gc0_perfcntr0()		__read_32bit_gc0_register($25, 1)
2286  #define write_gc0_perfcntr0(val)	__write_32bit_gc0_register($25, 1, val)
2287  #define read_gc0_perfcntr0_64()		__read_64bit_gc0_register($25, 1)
2288  #define write_gc0_perfcntr0_64(val)	__write_64bit_gc0_register($25, 1, val)
2289  #define read_gc0_perfctrl1()		__read_32bit_gc0_register($25, 2)
2290  #define write_gc0_perfctrl1(val)	__write_32bit_gc0_register($25, 2, val)
2291  #define read_gc0_perfcntr1()		__read_32bit_gc0_register($25, 3)
2292  #define write_gc0_perfcntr1(val)	__write_32bit_gc0_register($25, 3, val)
2293  #define read_gc0_perfcntr1_64()		__read_64bit_gc0_register($25, 3)
2294  #define write_gc0_perfcntr1_64(val)	__write_64bit_gc0_register($25, 3, val)
2295  #define read_gc0_perfctrl2()		__read_32bit_gc0_register($25, 4)
2296  #define write_gc0_perfctrl2(val)	__write_32bit_gc0_register($25, 4, val)
2297  #define read_gc0_perfcntr2()		__read_32bit_gc0_register($25, 5)
2298  #define write_gc0_perfcntr2(val)	__write_32bit_gc0_register($25, 5, val)
2299  #define read_gc0_perfcntr2_64()		__read_64bit_gc0_register($25, 5)
2300  #define write_gc0_perfcntr2_64(val)	__write_64bit_gc0_register($25, 5, val)
2301  #define read_gc0_perfctrl3()		__read_32bit_gc0_register($25, 6)
2302  #define write_gc0_perfctrl3(val)	__write_32bit_gc0_register($25, 6, val)
2303  #define read_gc0_perfcntr3()		__read_32bit_gc0_register($25, 7)
2304  #define write_gc0_perfcntr3(val)	__write_32bit_gc0_register($25, 7, val)
2305  #define read_gc0_perfcntr3_64()		__read_64bit_gc0_register($25, 7)
2306  #define write_gc0_perfcntr3_64(val)	__write_64bit_gc0_register($25, 7, val)
2307  
2308  #define read_gc0_errorepc()		__read_ulong_gc0_register($30, 0)
2309  #define write_gc0_errorepc(val)		__write_ulong_gc0_register($30, 0, val)
2310  
2311  #define read_gc0_kscratch1()		__read_ulong_gc0_register($31, 2)
2312  #define read_gc0_kscratch2()		__read_ulong_gc0_register($31, 3)
2313  #define read_gc0_kscratch3()		__read_ulong_gc0_register($31, 4)
2314  #define read_gc0_kscratch4()		__read_ulong_gc0_register($31, 5)
2315  #define read_gc0_kscratch5()		__read_ulong_gc0_register($31, 6)
2316  #define read_gc0_kscratch6()		__read_ulong_gc0_register($31, 7)
2317  #define write_gc0_kscratch1(val)	__write_ulong_gc0_register($31, 2, val)
2318  #define write_gc0_kscratch2(val)	__write_ulong_gc0_register($31, 3, val)
2319  #define write_gc0_kscratch3(val)	__write_ulong_gc0_register($31, 4, val)
2320  #define write_gc0_kscratch4(val)	__write_ulong_gc0_register($31, 5, val)
2321  #define write_gc0_kscratch5(val)	__write_ulong_gc0_register($31, 6, val)
2322  #define write_gc0_kscratch6(val)	__write_ulong_gc0_register($31, 7, val)
2323  
2324  /* Cavium OCTEON (cnMIPS) */
2325  #define read_gc0_cvmcount()		__read_ulong_gc0_register($9, 6)
2326  #define write_gc0_cvmcount(val)		__write_ulong_gc0_register($9, 6, val)
2327  
2328  #define read_gc0_cvmctl()		__read_64bit_gc0_register($9, 7)
2329  #define write_gc0_cvmctl(val)		__write_64bit_gc0_register($9, 7, val)
2330  
2331  #define read_gc0_cvmmemctl()		__read_64bit_gc0_register($11, 7)
2332  #define write_gc0_cvmmemctl(val)	__write_64bit_gc0_register($11, 7, val)
2333  
2334  #define read_gc0_cvmmemctl2()		__read_64bit_gc0_register($16, 6)
2335  #define write_gc0_cvmmemctl2(val)	__write_64bit_gc0_register($16, 6, val)
2336  
2337  /*
2338   * Macros to access the floating point coprocessor control registers
2339   */
2340  #define _read_32bit_cp1_register(source, gas_hardfloat)			\
2341  ({									\
2342  	unsigned int __res;						\
2343  									\
2344  	__asm__ __volatile__(						\
2345  	"	.set	push					\n"	\
2346  	"	.set	reorder					\n"	\
2347  	"	# gas fails to assemble cfc1 for some archs,	\n"	\
2348  	"	# like Octeon.					\n"	\
2349  	"	.set	mips1					\n"	\
2350  	"	"STR(gas_hardfloat)"				\n"	\
2351  	"	cfc1	%0,"STR(source)"			\n"	\
2352  	"	.set	pop					\n"	\
2353  	: "=r" (__res));						\
2354  	__res;								\
2355  })
2356  
2357  #define _write_32bit_cp1_register(dest, val, gas_hardfloat)		\
2358  do {									\
2359  	__asm__ __volatile__(						\
2360  	"	.set	push					\n"	\
2361  	"	.set	reorder					\n"	\
2362  	"	"STR(gas_hardfloat)"				\n"	\
2363  	"	ctc1	%0,"STR(dest)"				\n"	\
2364  	"	.set	pop					\n"	\
2365  	: : "r" (val));							\
2366  } while (0)
2367  
2368  #ifdef GAS_HAS_SET_HARDFLOAT
2369  #define read_32bit_cp1_register(source)					\
2370  	_read_32bit_cp1_register(source, .set hardfloat)
2371  #define write_32bit_cp1_register(dest, val)				\
2372  	_write_32bit_cp1_register(dest, val, .set hardfloat)
2373  #else
2374  #define read_32bit_cp1_register(source)					\
2375  	_read_32bit_cp1_register(source, )
2376  #define write_32bit_cp1_register(dest, val)				\
2377  	_write_32bit_cp1_register(dest, val, )
2378  #endif
2379  
2380  #ifdef TOOLCHAIN_SUPPORTS_DSP
2381  #define rddsp(mask)							\
2382  ({									\
2383  	unsigned int __dspctl;						\
2384  									\
2385  	__asm__ __volatile__(						\
2386  	"	.set push					\n"	\
2387  	"	.set " MIPS_ISA_LEVEL "				\n"	\
2388  	"	.set dsp					\n"	\
2389  	"	rddsp	%0, %x1					\n"	\
2390  	"	.set pop					\n"	\
2391  	: "=r" (__dspctl)						\
2392  	: "i" (mask));							\
2393  	__dspctl;							\
2394  })
2395  
2396  #define wrdsp(val, mask)						\
2397  do {									\
2398  	__asm__ __volatile__(						\
2399  	"	.set push					\n"	\
2400  	"	.set " MIPS_ISA_LEVEL "				\n"	\
2401  	"	.set dsp					\n"	\
2402  	"	wrdsp	%0, %x1					\n"	\
2403  	"	.set pop					\n"	\
2404  	:								\
2405  	: "r" (val), "i" (mask));					\
2406  } while (0)
2407  
2408  #define mflo0()								\
2409  ({									\
2410  	long mflo0;							\
2411  	__asm__(							\
2412  	"	.set push					\n"	\
2413  	"	.set " MIPS_ISA_LEVEL "				\n"	\
2414  	"	.set dsp					\n"	\
2415  	"	mflo %0, $ac0					\n"	\
2416  	"	.set pop					\n" 	\
2417  	: "=r" (mflo0)); 						\
2418  	mflo0;								\
2419  })
2420  
2421  #define mflo1()								\
2422  ({									\
2423  	long mflo1;							\
2424  	__asm__(							\
2425  	"	.set push					\n"	\
2426  	"	.set " MIPS_ISA_LEVEL "				\n"	\
2427  	"	.set dsp					\n"	\
2428  	"	mflo %0, $ac1					\n"	\
2429  	"	.set pop					\n" 	\
2430  	: "=r" (mflo1)); 						\
2431  	mflo1;								\
2432  })
2433  
2434  #define mflo2()								\
2435  ({									\
2436  	long mflo2;							\
2437  	__asm__(							\
2438  	"	.set push					\n"	\
2439  	"	.set " MIPS_ISA_LEVEL "				\n"	\
2440  	"	.set dsp					\n"	\
2441  	"	mflo %0, $ac2					\n"	\
2442  	"	.set pop					\n" 	\
2443  	: "=r" (mflo2)); 						\
2444  	mflo2;								\
2445  })
2446  
2447  #define mflo3()								\
2448  ({									\
2449  	long mflo3;							\
2450  	__asm__(							\
2451  	"	.set push					\n"	\
2452  	"	.set " MIPS_ISA_LEVEL "				\n"	\
2453  	"	.set dsp					\n"	\
2454  	"	mflo %0, $ac3					\n"	\
2455  	"	.set pop					\n" 	\
2456  	: "=r" (mflo3)); 						\
2457  	mflo3;								\
2458  })
2459  
2460  #define mfhi0()								\
2461  ({									\
2462  	long mfhi0;							\
2463  	__asm__(							\
2464  	"	.set push					\n"	\
2465  	"	.set " MIPS_ISA_LEVEL "				\n"	\
2466  	"	.set dsp					\n"	\
2467  	"	mfhi %0, $ac0					\n"	\
2468  	"	.set pop					\n" 	\
2469  	: "=r" (mfhi0)); 						\
2470  	mfhi0;								\
2471  })
2472  
2473  #define mfhi1()								\
2474  ({									\
2475  	long mfhi1;							\
2476  	__asm__(							\
2477  	"	.set push					\n"	\
2478  	"	.set " MIPS_ISA_LEVEL "				\n"	\
2479  	"	.set dsp					\n"	\
2480  	"	mfhi %0, $ac1					\n"	\
2481  	"	.set pop					\n" 	\
2482  	: "=r" (mfhi1)); 						\
2483  	mfhi1;								\
2484  })
2485  
2486  #define mfhi2()								\
2487  ({									\
2488  	long mfhi2;							\
2489  	__asm__(							\
2490  	"	.set push					\n"	\
2491  	"	.set " MIPS_ISA_LEVEL "				\n"	\
2492  	"	.set dsp					\n"	\
2493  	"	mfhi %0, $ac2					\n"	\
2494  	"	.set pop					\n" 	\
2495  	: "=r" (mfhi2)); 						\
2496  	mfhi2;								\
2497  })
2498  
2499  #define mfhi3()								\
2500  ({									\
2501  	long mfhi3;							\
2502  	__asm__(							\
2503  	"	.set push					\n"	\
2504  	"	.set " MIPS_ISA_LEVEL "				\n"	\
2505  	"	.set dsp					\n"	\
2506  	"	mfhi %0, $ac3					\n"	\
2507  	"	.set pop					\n" 	\
2508  	: "=r" (mfhi3)); 						\
2509  	mfhi3;								\
2510  })
2511  
2512  
2513  #define mtlo0(x)							\
2514  ({									\
2515  	__asm__(							\
2516  	"	.set push					\n"	\
2517  	"	.set " MIPS_ISA_LEVEL "				\n"	\
2518  	"	.set dsp					\n"	\
2519  	"	mtlo %0, $ac0					\n"	\
2520  	"	.set pop					\n"	\
2521  	:								\
2522  	: "r" (x));							\
2523  })
2524  
2525  #define mtlo1(x)							\
2526  ({									\
2527  	__asm__(							\
2528  	"	.set push					\n"	\
2529  	"	.set " MIPS_ISA_LEVEL "				\n"	\
2530  	"	.set dsp					\n"	\
2531  	"	mtlo %0, $ac1					\n"	\
2532  	"	.set pop					\n"	\
2533  	:								\
2534  	: "r" (x));							\
2535  })
2536  
2537  #define mtlo2(x)							\
2538  ({									\
2539  	__asm__(							\
2540  	"	.set push					\n"	\
2541  	"	.set " MIPS_ISA_LEVEL "				\n"	\
2542  	"	.set dsp					\n"	\
2543  	"	mtlo %0, $ac2					\n"	\
2544  	"	.set pop					\n"	\
2545  	:								\
2546  	: "r" (x));							\
2547  })
2548  
2549  #define mtlo3(x)							\
2550  ({									\
2551  	__asm__(							\
2552  	"	.set push					\n"	\
2553  	"	.set " MIPS_ISA_LEVEL "				\n"	\
2554  	"	.set dsp					\n"	\
2555  	"	mtlo %0, $ac3					\n"	\
2556  	"	.set pop					\n"	\
2557  	:								\
2558  	: "r" (x));							\
2559  })
2560  
2561  #define mthi0(x)							\
2562  ({									\
2563  	__asm__(							\
2564  	"	.set push					\n"	\
2565  	"	.set " MIPS_ISA_LEVEL "				\n"	\
2566  	"	.set dsp					\n"	\
2567  	"	mthi %0, $ac0					\n"	\
2568  	"	.set pop					\n"	\
2569  	:								\
2570  	: "r" (x));							\
2571  })
2572  
2573  #define mthi1(x)							\
2574  ({									\
2575  	__asm__(							\
2576  	"	.set push					\n"	\
2577  	"	.set " MIPS_ISA_LEVEL "				\n"	\
2578  	"	.set dsp					\n"	\
2579  	"	mthi %0, $ac1					\n"	\
2580  	"	.set pop					\n"	\
2581  	:								\
2582  	: "r" (x));							\
2583  })
2584  
2585  #define mthi2(x)							\
2586  ({									\
2587  	__asm__(							\
2588  	"	.set push					\n"	\
2589  	"	.set " MIPS_ISA_LEVEL "				\n"	\
2590  	"	.set dsp					\n"	\
2591  	"	mthi %0, $ac2					\n"	\
2592  	"	.set pop					\n"	\
2593  	:								\
2594  	: "r" (x));							\
2595  })
2596  
2597  #define mthi3(x)							\
2598  ({									\
2599  	__asm__(							\
2600  	"	.set push					\n"	\
2601  	"	.set " MIPS_ISA_LEVEL "				\n"	\
2602  	"	.set dsp					\n"	\
2603  	"	mthi %0, $ac3					\n"	\
2604  	"	.set pop					\n"	\
2605  	:								\
2606  	: "r" (x));							\
2607  })
2608  
2609  #else
2610  
2611  #define rddsp(mask)							\
2612  ({									\
2613  	unsigned int __res;						\
2614  									\
2615  	__asm__ __volatile__(						\
2616  	"	.set	push					\n"	\
2617  	"	.set	noat					\n"	\
2618  	"	# rddsp $1, %x1					\n"	\
2619  	_ASM_INSN_IF_MIPS(0x7c000cb8 | (%x1 << 16))			\
2620  	_ASM_INSN32_IF_MM(0x0020067c | (%x1 << 14))			\
2621  	"	move	%0, $1					\n"	\
2622  	"	.set	pop					\n"	\
2623  	: "=r" (__res)							\
2624  	: "i" (mask));							\
2625  	__res;								\
2626  })
2627  
2628  #define wrdsp(val, mask)						\
2629  do {									\
2630  	__asm__ __volatile__(						\
2631  	"	.set	push					\n"	\
2632  	"	.set	noat					\n"	\
2633  	"	move	$1, %0					\n"	\
2634  	"	# wrdsp $1, %x1					\n"	\
2635  	_ASM_INSN_IF_MIPS(0x7c2004f8 | (%x1 << 11))			\
2636  	_ASM_INSN32_IF_MM(0x0020167c | (%x1 << 14))			\
2637  	"	.set	pop					\n"	\
2638  	:								\
2639  	: "r" (val), "i" (mask));					\
2640  } while (0)
2641  
2642  #define _dsp_mfxxx(ins)							\
2643  ({									\
2644  	unsigned long __treg;						\
2645  									\
2646  	__asm__ __volatile__(						\
2647  	"	.set	push					\n"	\
2648  	"	.set	noat					\n"	\
2649  	_ASM_INSN_IF_MIPS(0x00000810 | %X1)				\
2650  	_ASM_INSN32_IF_MM(0x0001007c | %x1)				\
2651  	"	move	%0, $1					\n"	\
2652  	"	.set	pop					\n"	\
2653  	: "=r" (__treg)							\
2654  	: "i" (ins));							\
2655  	__treg;								\
2656  })
2657  
2658  #define _dsp_mtxxx(val, ins)						\
2659  do {									\
2660  	__asm__ __volatile__(						\
2661  	"	.set	push					\n"	\
2662  	"	.set	noat					\n"	\
2663  	"	move	$1, %0					\n"	\
2664  	_ASM_INSN_IF_MIPS(0x00200011 | %X1)				\
2665  	_ASM_INSN32_IF_MM(0x0001207c | %x1)				\
2666  	"	.set	pop					\n"	\
2667  	:								\
2668  	: "r" (val), "i" (ins));					\
2669  } while (0)
2670  
2671  #ifdef CONFIG_CPU_MICROMIPS
2672  
2673  #define _dsp_mflo(reg) _dsp_mfxxx((reg << 14) | 0x1000)
2674  #define _dsp_mfhi(reg) _dsp_mfxxx((reg << 14) | 0x0000)
2675  
2676  #define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 14) | 0x1000))
2677  #define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 14) | 0x0000))
2678  
2679  #else  /* !CONFIG_CPU_MICROMIPS */
2680  
2681  #define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
2682  #define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
2683  
2684  #define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
2685  #define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
2686  
2687  #endif /* CONFIG_CPU_MICROMIPS */
2688  
2689  #define mflo0() _dsp_mflo(0)
2690  #define mflo1() _dsp_mflo(1)
2691  #define mflo2() _dsp_mflo(2)
2692  #define mflo3() _dsp_mflo(3)
2693  
2694  #define mfhi0() _dsp_mfhi(0)
2695  #define mfhi1() _dsp_mfhi(1)
2696  #define mfhi2() _dsp_mfhi(2)
2697  #define mfhi3() _dsp_mfhi(3)
2698  
2699  #define mtlo0(x) _dsp_mtlo(x, 0)
2700  #define mtlo1(x) _dsp_mtlo(x, 1)
2701  #define mtlo2(x) _dsp_mtlo(x, 2)
2702  #define mtlo3(x) _dsp_mtlo(x, 3)
2703  
2704  #define mthi0(x) _dsp_mthi(x, 0)
2705  #define mthi1(x) _dsp_mthi(x, 1)
2706  #define mthi2(x) _dsp_mthi(x, 2)
2707  #define mthi3(x) _dsp_mthi(x, 3)
2708  
2709  #endif
2710  
2711  /*
2712   * TLB operations.
2713   *
2714   * It is responsibility of the caller to take care of any TLB hazards.
2715   */
tlb_probe(void)2716  static inline void tlb_probe(void)
2717  {
2718  	__asm__ __volatile__(
2719  		".set noreorder\n\t"
2720  		"tlbp\n\t"
2721  		".set reorder");
2722  }
2723  
tlb_read(void)2724  static inline void tlb_read(void)
2725  {
2726  #ifdef CONFIG_WAR_MIPS34K_MISSED_ITLB
2727  	int res = 0;
2728  
2729  	__asm__ __volatile__(
2730  	"	.set	push					\n"
2731  	"	.set	noreorder				\n"
2732  	"	.set	noat					\n"
2733  	"	.set	mips32r2				\n"
2734  	"	.word	0x41610001		# dvpe $1	\n"
2735  	"	move	%0, $1					\n"
2736  	"	ehb						\n"
2737  	"	.set	pop					\n"
2738  	: "=r" (res));
2739  
2740  	instruction_hazard();
2741  #endif
2742  
2743  	__asm__ __volatile__(
2744  		".set noreorder\n\t"
2745  		"tlbr\n\t"
2746  		".set reorder");
2747  
2748  #ifdef CONFIG_WAR_MIPS34K_MISSED_ITLB
2749  	if ((res & _ULCAST_(1)))
2750  		__asm__ __volatile__(
2751  		"	.set	push				\n"
2752  		"	.set	noreorder			\n"
2753  		"	.set	noat				\n"
2754  		"	.set	mips32r2			\n"
2755  		"	.word	0x41600021	# evpe		\n"
2756  		"	ehb					\n"
2757  		"	.set	pop				\n");
2758  #endif
2759  }
2760  
tlb_write_indexed(void)2761  static inline void tlb_write_indexed(void)
2762  {
2763  	__asm__ __volatile__(
2764  		".set noreorder\n\t"
2765  		"tlbwi\n\t"
2766  		".set reorder");
2767  }
2768  
tlb_write_random(void)2769  static inline void tlb_write_random(void)
2770  {
2771  	__asm__ __volatile__(
2772  		".set noreorder\n\t"
2773  		"tlbwr\n\t"
2774  		".set reorder");
2775  }
2776  
2777  /*
2778   * Guest TLB operations.
2779   *
2780   * It is responsibility of the caller to take care of any TLB hazards.
2781   */
guest_tlb_probe(void)2782  static inline void guest_tlb_probe(void)
2783  {
2784  	__asm__ __volatile__(
2785  		".set push\n\t"
2786  		".set noreorder\n\t"
2787  		_ASM_SET_VIRT
2788  		"tlbgp\n\t"
2789  		".set pop");
2790  }
2791  
guest_tlb_read(void)2792  static inline void guest_tlb_read(void)
2793  {
2794  	__asm__ __volatile__(
2795  		".set push\n\t"
2796  		".set noreorder\n\t"
2797  		_ASM_SET_VIRT
2798  		"tlbgr\n\t"
2799  		".set pop");
2800  }
2801  
guest_tlb_write_indexed(void)2802  static inline void guest_tlb_write_indexed(void)
2803  {
2804  	__asm__ __volatile__(
2805  		".set push\n\t"
2806  		".set noreorder\n\t"
2807  		_ASM_SET_VIRT
2808  		"tlbgwi\n\t"
2809  		".set pop");
2810  }
2811  
guest_tlb_write_random(void)2812  static inline void guest_tlb_write_random(void)
2813  {
2814  	__asm__ __volatile__(
2815  		".set push\n\t"
2816  		".set noreorder\n\t"
2817  		_ASM_SET_VIRT
2818  		"tlbgwr\n\t"
2819  		".set pop");
2820  }
2821  
2822  /*
2823   * Guest TLB Invalidate Flush
2824   */
guest_tlbinvf(void)2825  static inline void guest_tlbinvf(void)
2826  {
2827  	__asm__ __volatile__(
2828  		".set push\n\t"
2829  		".set noreorder\n\t"
2830  		_ASM_SET_VIRT
2831  		"tlbginvf\n\t"
2832  		".set pop");
2833  }
2834  
2835  /*
2836   * Manipulate bits in a register.
2837   */
2838  #define __BUILD_SET_COMMON(name)				\
2839  static inline unsigned int					\
2840  set_##name(unsigned int set)					\
2841  {								\
2842  	unsigned int res, new;					\
2843  								\
2844  	res = read_##name();					\
2845  	new = res | set;					\
2846  	write_##name(new);					\
2847  								\
2848  	return res;						\
2849  }								\
2850  								\
2851  static inline unsigned int					\
2852  clear_##name(unsigned int clear)				\
2853  {								\
2854  	unsigned int res, new;					\
2855  								\
2856  	res = read_##name();					\
2857  	new = res & ~clear;					\
2858  	write_##name(new);					\
2859  								\
2860  	return res;						\
2861  }								\
2862  								\
2863  static inline unsigned int					\
2864  change_##name(unsigned int change, unsigned int val)		\
2865  {								\
2866  	unsigned int res, new;					\
2867  								\
2868  	res = read_##name();					\
2869  	new = res & ~change;					\
2870  	new |= (val & change);					\
2871  	write_##name(new);					\
2872  								\
2873  	return res;						\
2874  }
2875  
2876  /*
2877   * Manipulate bits in a c0 register.
2878   */
2879  #define __BUILD_SET_C0(name)	__BUILD_SET_COMMON(c0_##name)
2880  
2881  __BUILD_SET_C0(status)
__BUILD_SET_C0(cause)2882  __BUILD_SET_C0(cause)
2883  __BUILD_SET_C0(config)
2884  __BUILD_SET_C0(config5)
2885  __BUILD_SET_C0(config6)
2886  __BUILD_SET_C0(config7)
2887  __BUILD_SET_C0(diag)
2888  __BUILD_SET_C0(intcontrol)
2889  __BUILD_SET_C0(intctl)
2890  __BUILD_SET_C0(srsmap)
2891  __BUILD_SET_C0(pagegrain)
2892  __BUILD_SET_C0(guestctl0)
2893  __BUILD_SET_C0(guestctl0ext)
2894  __BUILD_SET_C0(guestctl1)
2895  __BUILD_SET_C0(guestctl2)
2896  __BUILD_SET_C0(guestctl3)
2897  __BUILD_SET_C0(brcm_config_0)
2898  __BUILD_SET_C0(brcm_bus_pll)
2899  __BUILD_SET_C0(brcm_reset)
2900  __BUILD_SET_C0(brcm_cmt_intr)
2901  __BUILD_SET_C0(brcm_cmt_ctrl)
2902  __BUILD_SET_C0(brcm_config)
2903  __BUILD_SET_C0(brcm_mode)
2904  
2905  /*
2906   * Manipulate bits in a guest c0 register.
2907   */
2908  #define __BUILD_SET_GC0(name)	__BUILD_SET_COMMON(gc0_##name)
2909  
2910  __BUILD_SET_GC0(wired)
2911  __BUILD_SET_GC0(status)
2912  __BUILD_SET_GC0(cause)
2913  __BUILD_SET_GC0(ebase)
2914  __BUILD_SET_GC0(config1)
2915  
2916  /*
2917   * Return low 10 bits of ebase.
2918   * Note that under KVM (MIPSVZ) this returns vcpu id.
2919   */
2920  static inline unsigned int get_ebase_cpunum(void)
2921  {
2922  	return read_c0_ebase() & MIPS_EBASE_CPUNUM;
2923  }
2924  
2925  #endif /* !__ASSEMBLY__ */
2926  
2927  #endif /* _ASM_MIPSREGS_H */
2928