Home
last modified time | relevance | path

Searched refs:mem_op (Results 1 – 14 of 14) sorted by relevance

/third_party/vixl/test/aarch64/
Dtest-abi.cc78 #define CHECK_NEXT_PARAMETER_MEM(type, mem_op, size) \ in TEST() argument
80 expected = GenericOperand(mem_op, size); \ in TEST()
/third_party/mesa3d/src/gallium/drivers/r600/sb/
Dsb_bc_decoder.cpp414 unsigned mem_op = (dw0 >> 8) & 0x7; in decode_fetch() local
416 if (mem_op == 0 || mem_op == 2) { in decode_fetch()
417 fetch_opcode = mem_op == 0 ? FETCH_OP_READ_SCRATCH : FETCH_OP_READ_MEM; in decode_fetch()
418 } else if (mem_op == 4) { in decode_fetch()
424 } else if (mem_op == 5) in decode_fetch()
Dsb_bc_builder.cpp569 unsigned mem_op = 4; in build_fetch_gds() local
573 mem_op = 5; in build_fetch_gds()
579 .MEM_OP(mem_op) in build_fetch_gds()
/third_party/vixl/src/aarch64/
Doperands-aarch64.cc439 GenericOperand::GenericOperand(const MemOperand& mem_op, size_t mem_op_size) in GenericOperand() argument
440 : cpu_register_(NoReg), mem_op_(mem_op), mem_op_size_(mem_op_size) { in GenericOperand()
Dmacro-assembler-aarch64.cc1798 const MemOperand& mem_op) { in Emit() argument
1800 VIXL_ASSERT(mem_op.GetAddrMode() == Offset); in Emit()
1801 Register base = mem_op.GetBaseRegister(); in Emit()
1802 if (mem_op.IsImmediateOffset()) { in Emit()
1803 Add(dst, base, mem_op.GetOffset()); in Emit()
1805 VIXL_ASSERT(mem_op.IsRegisterOffset()); in Emit()
1806 Register reg_offset = mem_op.GetRegisterOffset(); in Emit()
1807 Shift shift = mem_op.GetShift(); in Emit()
1808 Extend extend = mem_op.GetExtend(); in Emit()
1811 Add(dst, base, Operand(reg_offset, extend, mem_op.GetShiftAmount())); in Emit()
[all …]
Doperands-aarch64.h941 GenericOperand(const MemOperand& mem_op,
Dsimulator-aarch64.cc1024 uint64_t Simulator::ComputeMemOperandAddress(const MemOperand& mem_op) const { in Simulator()
1025 VIXL_ASSERT(mem_op.IsValid()); in Simulator()
1026 int64_t base = ReadRegister<int64_t>(mem_op.GetBaseRegister()); in Simulator()
1027 if (mem_op.IsImmediateOffset()) { in Simulator()
1028 return base + mem_op.GetOffset(); in Simulator()
1030 VIXL_ASSERT(mem_op.GetRegisterOffset().IsValid()); in Simulator()
1031 int64_t offset = ReadRegister<int64_t>(mem_op.GetRegisterOffset()); in Simulator()
1032 unsigned shift_amount = mem_op.GetShiftAmount(); in Simulator()
1033 if (mem_op.GetShift() != NO_SHIFT) { in Simulator()
1034 offset = ShiftOperand(kXRegSize, offset, mem_op.GetShift(), shift_amount); in Simulator()
[all …]
Dassembler-sve-aarch64.cc3827 Instr mem_op = SVEMemOperandHelper(msize_in_bytes_log2, 1, addr); in SVELdSt1Helper() local
3830 Emit(op | mem_op | dtype | Rt(zt) | PgLow8(pg)); in SVELdSt1Helper()
3843 Instr mem_op = SVEMemOperandHelper(msize_in_bytes_log2, num_regs, addr); in SVELdSt234Helper() local
3844 Emit(op | mem_op | msz | num | Rt(zt1) | PgLow8(pg)); in SVELdSt234Helper()
4034 Instr mem_op = SVEMemOperandHelper(msize_in_bytes_log2, 1, addr, is_load); in SVEScatterGatherHelper() local
4038 Emit(op | mem_op | msz | u | ff | Rt(zt) | PgLow8(pg)); in SVEScatterGatherHelper()
Dsimulator-aarch64.h1847 uint64_t ComputeMemOperandAddress(const MemOperand& mem_op) const;
Dmacro-assembler-aarch64.h871 void ComputeAddress(const Register& dst, const MemOperand& mem_op);
/third_party/libbpf/include/uapi/linux/
Dperf_event.h1270 __u64 mem_op:5, /* type of opcode */ member
1297 mem_op:5; /* type of opcode */ member
/third_party/node/deps/v8/src/wasm/baseline/arm/
Dliftoff-assembler-arm.h4335 MemOperand mem_op = liftoff::GetStackSlot(slot.src_offset_); in Construct() local
4338 asm_, &temps, mem_op.rn(), no_reg, mem_op.offset()); in Construct()
/third_party/mesa3d/src/gallium/drivers/svga/
Dsvga_tgsi_vgpu10.c10030 memory_op mem_op, in emit_memory_register() argument
10042 switch (mem_op) { in emit_memory_register()
/third_party/libbpf/.github/actions/build-selftests/
Dvmlinux.h9092 __u64 mem_op: 5; member