• Home
  • Raw
  • Download

Lines Matching +full:auto +full:- +full:cmd12

1 /* SPDX-License-Identifier: GPL-2.0-or-later */
3 * linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver
7 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
166 #define SDHCI_INT_ALL_MASK ((unsigned int)-1)
188 #define SDHCI_CTRL_HS400 0x0005 /* Non-standard */
233 #define SDHCI_SUPPORT_HS400 0x80000000 /* Non-standard */
242 /* 4C-4F reserved for more max current */
249 /* 55-57 reserved */
254 /* 60-FB reserved */
262 #define SDHCI_PRESET_FOR_HS400 0x74 /* Non-standard */
292 #define SDHCI_DEFAULT_BOUNDARY_ARG (ilog2(SDHCI_DEFAULT_BOUNDARY_SIZE) - 12)
294 /* ADMA2 32-bit DMA descriptor size */
297 /* ADMA2 32-bit descriptor */
306 #define SDHCI_ADMA2_MASK (SDHCI_ADMA2_ALIGN - 1)
310 * alignment for the descriptor table even in 32-bit DMA mode. Memory
316 * ADMA2 64-bit DMA descriptor size
318 * descriptors for 64-bit addressing mode: 96-bit Descriptor and 128-bit
320 * register, 128-bit Descriptor will be selected.
322 #define SDHCI_ADMA2_64_DESC_SZ(host) ((host)->v4_mode ? 16 : 12)
325 * ADMA2 64-bit descriptor. Note 12-byte descriptor can't always be 8-byte
383 /* Controller can only DMA from 32-bit aligned addresses */
397 /* Controller does not provide transfer-complete interrupt when not busy */
401 /* Controller reports inverted write-protect state */
411 /* Controller cannot do multi-block transfers */
413 /* Controller can only handle 1-bit data transfers */
425 /* Controller uses Auto CMD12 command to stop the transfer */
427 /* Controller doesn't have HISPD bit field in HI-SPEED SD card */
431 /* The read-only detection via SDHCI_PRESENT_STATE register is unstable */
442 /* Controller has a non-standard host control register */
448 /* Stop command (CMD12) can set Transfer Complete when not using MMC_RSP_BUSY */
450 /* Controller does not support 64-bit DMA */
454 /* Capability register bit-63 indicates HS400 support */
472 * 32-bit block count may not support eMMC where upper bits of CMD23 are used
473 * for other purposes. Consequently we support 16-bit block count by default.
474 * Otherwise, SDHCI_QUIRK2_USE_32BIT_BLK_CNT can be selected to use 32-bit
506 #define SDHCI_AUTO_CMD12 (1<<6) /* Auto CMD12 support */
507 #define SDHCI_AUTO_CMD23 (1<<7) /* Auto CMD23 support */
509 #define SDHCI_USE_64_BIT_DMA (1<<12) /* Use 64-bit DMA */
523 u8 drv_type; /* Current UHS-I driver type */
524 bool reinit_uhs; /* Force UHS-related re-initialization */
595 unsigned int tuning_count; /* Timer count for re-tuning */
596 unsigned int tuning_mode; /* Re-tuning mode supported by host */
597 unsigned int tuning_err; /* Error code for re-tuning */
666 if (unlikely(host->ops->write_l)) in sdhci_writel()
667 host->ops->write_l(host, val, reg); in sdhci_writel()
669 writel(val, host->ioaddr + reg); in sdhci_writel()
674 if (unlikely(host->ops->write_w)) in sdhci_writew()
675 host->ops->write_w(host, val, reg); in sdhci_writew()
677 writew(val, host->ioaddr + reg); in sdhci_writew()
682 if (unlikely(host->ops->write_b)) in sdhci_writeb()
683 host->ops->write_b(host, val, reg); in sdhci_writeb()
685 writeb(val, host->ioaddr + reg); in sdhci_writeb()
690 if (unlikely(host->ops->read_l)) in sdhci_readl()
691 return host->ops->read_l(host, reg); in sdhci_readl()
693 return readl(host->ioaddr + reg); in sdhci_readl()
698 if (unlikely(host->ops->read_w)) in sdhci_readw()
699 return host->ops->read_w(host, reg); in sdhci_readw()
701 return readw(host->ioaddr + reg); in sdhci_readw()
706 if (unlikely(host->ops->read_b)) in sdhci_readb()
707 return host->ops->read_b(host, reg); in sdhci_readb()
709 return readb(host->ioaddr + reg); in sdhci_readb()
716 writel(val, host->ioaddr + reg); in sdhci_writel()
721 writew(val, host->ioaddr + reg); in sdhci_writew()
726 writeb(val, host->ioaddr + reg); in sdhci_writeb()
731 return readl(host->ioaddr + reg); in sdhci_readl()
736 return readw(host->ioaddr + reg); in sdhci_readw()
741 return readb(host->ioaddr + reg); in sdhci_readb()
751 return host->private; in sdhci_priv()