Lines Matching +full:ecam +full:- +full:based
1 // SPDX-License-Identifier: GPL-2.0+
3 * APM X-Gene PCIe Driver
20 #include <linux/pci-acpi.h>
21 #include <linux/pci-ecam.h>
77 return readl(port->csr_base + reg); in xgene_pcie_readl()
82 writel(val, port->csr_base + reg); in xgene_pcie_writel()
95 return (struct xgene_pcie_port *)(bus->sysdata); in pcie_bus_to_port()
97 cfg = bus->sysdata; in pcie_bus_to_port()
98 return (struct xgene_pcie_port *)(cfg->priv); in pcie_bus_to_port()
109 if (bus->number >= (bus->primary + 1)) in xgene_pcie_get_cfg_base()
110 return port->cfg_base + AXI_EP_CFG_ACCESS; in xgene_pcie_get_cfg_base()
112 return port->cfg_base; in xgene_pcie_get_cfg_base()
125 b = bus->number; in xgene_pcie_set_rtdid_reg()
138 * X-Gene PCIe port uses BAR0-BAR1 of RC's configuration space as
177 * Vendor and Device ID of a non-existent device, the controller in xgene_pcie_config_read32()
183 if (pci_is_root_bus(bus) && (port->version == XGENE_PCIE_IP_VER_1) && in xgene_pcie_config_read32()
188 *val = (*val >> (8 * (where & 3))) & ((1 << (size * 8)) - 1); in xgene_pcie_config_read32()
198 struct device *dev = &adev->dev; in xgene_get_csr_resource()
217 return -EINVAL; in xgene_get_csr_resource()
221 *res = *entry->res; in xgene_get_csr_resource()
228 struct device *dev = cfg->parent; in xgene_pcie_ecam_init()
236 return -ENOMEM; in xgene_pcie_ecam_init()
243 port->csr_base = devm_pci_remap_cfg_resource(dev, &csr); in xgene_pcie_ecam_init()
244 if (IS_ERR(port->csr_base)) in xgene_pcie_ecam_init()
245 return PTR_ERR(port->csr_base); in xgene_pcie_ecam_init()
247 port->cfg_base = cfg->win; in xgene_pcie_ecam_init()
248 port->version = ipversion; in xgene_pcie_ecam_init()
250 cfg->priv = port; in xgene_pcie_ecam_init()
289 u64 mask = (~(size - 1) & PCI_BASE_ADDRESS_MEM_MASK) | flags; in xgene_pcie_set_ib_mask()
317 port->link_up = false; in xgene_pcie_linkup()
320 port->link_up = true; in xgene_pcie_linkup()
329 struct device *dev = port->dev; in xgene_pcie_init_port()
332 port->clk = clk_get(dev, NULL); in xgene_pcie_init_port()
333 if (IS_ERR(port->clk)) { in xgene_pcie_init_port()
335 return -ENODEV; in xgene_pcie_init_port()
338 rc = clk_prepare_enable(port->clk); in xgene_pcie_init_port()
350 struct device *dev = port->dev; in xgene_pcie_map_reg()
354 port->csr_base = devm_pci_remap_cfg_resource(dev, res); in xgene_pcie_map_reg()
355 if (IS_ERR(port->csr_base)) in xgene_pcie_map_reg()
356 return PTR_ERR(port->csr_base); in xgene_pcie_map_reg()
359 port->cfg_base = devm_ioremap_resource(dev, res); in xgene_pcie_map_reg()
360 if (IS_ERR(port->cfg_base)) in xgene_pcie_map_reg()
361 return PTR_ERR(port->cfg_base); in xgene_pcie_map_reg()
362 port->cfg_addr = res->start; in xgene_pcie_map_reg()
371 struct device *dev = port->dev; in xgene_pcie_setup_ob_reg()
386 mask = ~(size - 1) | flag; in xgene_pcie_setup_ob_reg()
401 u64 addr = port->cfg_addr; in xgene_pcie_setup_cfg_reg()
412 struct device *dev = port->dev; in xgene_pcie_map_ranges()
414 resource_list_for_each_entry(window, &bridge->windows) { in xgene_pcie_map_ranges()
415 struct resource *res = window->res; in xgene_pcie_map_ranges()
423 pci_pio_to_address(res->start), in xgene_pcie_map_ranges()
424 res->start - window->offset); in xgene_pcie_map_ranges()
427 if (res->flags & IORESOURCE_PREFETCH) in xgene_pcie_map_ranges()
429 res->start, in xgene_pcie_map_ranges()
430 res->start - in xgene_pcie_map_ranges()
431 window->offset); in xgene_pcie_map_ranges()
434 res->start, in xgene_pcie_map_ranges()
435 res->start - in xgene_pcie_map_ranges()
436 window->offset); in xgene_pcie_map_ranges()
442 return -EINVAL; in xgene_pcie_map_ranges()
460 * X-Gene PCIe support maximum 3 inbound memory regions
461 * This function helps to select a region based on size of region
480 return -EINVAL; in xgene_pcie_select_ib_reg()
486 void __iomem *cfg_base = port->cfg_base; in xgene_pcie_setup_ib_reg()
487 struct device *dev = port->dev; in xgene_pcie_setup_ib_reg()
490 u64 cpu_addr = range->cpu_addr; in xgene_pcie_setup_ib_reg()
491 u64 pci_addr = range->pci_addr; in xgene_pcie_setup_ib_reg()
492 u64 size = range->size; in xgene_pcie_setup_ib_reg()
493 u64 mask = ~(size - 1) | EN_REG; in xgene_pcie_setup_ib_reg()
498 region = xgene_pcie_select_ib_reg(ib_reg_mask, range->size); in xgene_pcie_setup_ib_reg()
500 dev_warn(dev, "invalid pcie dma-range config\n"); in xgene_pcie_setup_ib_reg()
504 if (range->flags & IORESOURCE_PREFETCH) in xgene_pcie_setup_ib_reg()
530 xgene_pcie_setup_pims(port, pim_reg, pci_addr, ~(size - 1)); in xgene_pcie_setup_ib_reg()
535 struct device_node *np = port->node; in xgene_pcie_parse_map_dma_ranges()
538 struct device *dev = port->dev; in xgene_pcie_parse_map_dma_ranges()
542 dev_err(dev, "missing dma-ranges property\n"); in xgene_pcie_parse_map_dma_ranges()
543 return -EINVAL; in xgene_pcie_parse_map_dma_ranges()
546 /* Get the dma-ranges from DT */ in xgene_pcie_parse_map_dma_ranges()
548 u64 end = range.cpu_addr + range.size - 1; in xgene_pcie_parse_map_dma_ranges()
550 dev_dbg(dev, "0x%08x 0x%016llx..0x%016llx -> 0x%016llx\n", in xgene_pcie_parse_map_dma_ranges()
568 struct device *dev = port->dev; in xgene_pcie_setup()
587 if (!port->link_up) in xgene_pcie_setup()
590 dev_info(dev, "(rc) x%d gen-%d link up\n", lanes, speed + 1); in xgene_pcie_setup()
602 struct device *dev = &pdev->dev; in xgene_pcie_probe()
603 struct device_node *dn = dev->of_node; in xgene_pcie_probe()
610 return -ENOMEM; in xgene_pcie_probe()
614 port->node = of_node_get(dn); in xgene_pcie_probe()
615 port->dev = dev; in xgene_pcie_probe()
617 port->version = XGENE_PCIE_IP_VER_UNKN; in xgene_pcie_probe()
618 if (of_device_is_compatible(port->node, "apm,xgene-pcie")) in xgene_pcie_probe()
619 port->version = XGENE_PCIE_IP_VER_1; in xgene_pcie_probe()
633 bridge->sysdata = port; in xgene_pcie_probe()
634 bridge->ops = &xgene_pcie_ops; in xgene_pcie_probe()
640 {.compatible = "apm,xgene-pcie",},
646 .name = "xgene-pcie",