Lines Matching full:dsp
3 * cs_dsp.c -- Cirrus Logic DSP firmware support
279 bool (*validate_version)(struct cs_dsp *dsp, unsigned int version);
280 unsigned int (*parse_sizes)(struct cs_dsp *dsp,
284 int (*setup_algs)(struct cs_dsp *dsp);
288 void (*show_fw_status)(struct cs_dsp *dsp);
289 void (*stop_watchdog)(struct cs_dsp *dsp);
291 int (*enable_memory)(struct cs_dsp *dsp);
292 void (*disable_memory)(struct cs_dsp *dsp);
293 int (*lock_memory)(struct cs_dsp *dsp, unsigned int lock_regions);
295 int (*enable_core)(struct cs_dsp *dsp);
296 void (*disable_core)(struct cs_dsp *dsp);
298 int (*start_core)(struct cs_dsp *dsp);
299 void (*stop_core)(struct cs_dsp *dsp);
377 static void cs_dsp_debugfs_save_wmfwname(struct cs_dsp *dsp, const char *s) in cs_dsp_debugfs_save_wmfwname() argument
381 kfree(dsp->wmfw_file_name); in cs_dsp_debugfs_save_wmfwname()
382 dsp->wmfw_file_name = tmp; in cs_dsp_debugfs_save_wmfwname()
385 static void cs_dsp_debugfs_save_binname(struct cs_dsp *dsp, const char *s) in cs_dsp_debugfs_save_binname() argument
389 kfree(dsp->bin_file_name); in cs_dsp_debugfs_save_binname()
390 dsp->bin_file_name = tmp; in cs_dsp_debugfs_save_binname()
393 static void cs_dsp_debugfs_clear(struct cs_dsp *dsp) in cs_dsp_debugfs_clear() argument
395 kfree(dsp->wmfw_file_name); in cs_dsp_debugfs_clear()
396 kfree(dsp->bin_file_name); in cs_dsp_debugfs_clear()
397 dsp->wmfw_file_name = NULL; in cs_dsp_debugfs_clear()
398 dsp->bin_file_name = NULL; in cs_dsp_debugfs_clear()
405 struct cs_dsp *dsp = file->private_data; in cs_dsp_debugfs_wmfw_read() local
408 mutex_lock(&dsp->pwr_lock); in cs_dsp_debugfs_wmfw_read()
410 if (!dsp->wmfw_file_name || !dsp->booted) in cs_dsp_debugfs_wmfw_read()
414 dsp->wmfw_file_name, in cs_dsp_debugfs_wmfw_read()
415 strlen(dsp->wmfw_file_name)); in cs_dsp_debugfs_wmfw_read()
417 mutex_unlock(&dsp->pwr_lock); in cs_dsp_debugfs_wmfw_read()
425 struct cs_dsp *dsp = file->private_data; in cs_dsp_debugfs_bin_read() local
428 mutex_lock(&dsp->pwr_lock); in cs_dsp_debugfs_bin_read()
430 if (!dsp->bin_file_name || !dsp->booted) in cs_dsp_debugfs_bin_read()
434 dsp->bin_file_name, in cs_dsp_debugfs_bin_read()
435 strlen(dsp->bin_file_name)); in cs_dsp_debugfs_bin_read()
437 mutex_unlock(&dsp->pwr_lock); in cs_dsp_debugfs_bin_read()
466 struct cs_dsp *dsp = s->private; in cs_dsp_debugfs_read_controls_show() local
470 list_for_each_entry(ctl, &dsp->ctl_list, list) { in cs_dsp_debugfs_read_controls_show()
489 * cs_dsp_init_debugfs() - Create and populate DSP representation in debugfs
490 * @dsp: pointer to DSP structure
491 * @debugfs_root: pointer to debugfs directory in which to create this DSP
494 void cs_dsp_init_debugfs(struct cs_dsp *dsp, struct dentry *debugfs_root) in cs_dsp_init_debugfs() argument
499 root = debugfs_create_dir(dsp->name, debugfs_root); in cs_dsp_init_debugfs()
501 debugfs_create_bool("booted", 0444, root, &dsp->booted); in cs_dsp_init_debugfs()
502 debugfs_create_bool("running", 0444, root, &dsp->running); in cs_dsp_init_debugfs()
503 debugfs_create_x32("fw_id", 0444, root, &dsp->fw_id); in cs_dsp_init_debugfs()
504 debugfs_create_x32("fw_version", 0444, root, &dsp->fw_id_version); in cs_dsp_init_debugfs()
508 dsp, &cs_dsp_debugfs_fops[i].fops); in cs_dsp_init_debugfs()
510 debugfs_create_file("controls", 0444, root, dsp, in cs_dsp_init_debugfs()
513 dsp->debugfs_root = root; in cs_dsp_init_debugfs()
518 * cs_dsp_cleanup_debugfs() - Removes DSP representation from debugfs
519 * @dsp: pointer to DSP structure
521 void cs_dsp_cleanup_debugfs(struct cs_dsp *dsp) in cs_dsp_cleanup_debugfs() argument
523 cs_dsp_debugfs_clear(dsp); in cs_dsp_cleanup_debugfs()
524 debugfs_remove_recursive(dsp->debugfs_root); in cs_dsp_cleanup_debugfs()
525 dsp->debugfs_root = ERR_PTR(-ENODEV); in cs_dsp_cleanup_debugfs()
529 void cs_dsp_init_debugfs(struct cs_dsp *dsp, struct dentry *debugfs_root) in cs_dsp_init_debugfs() argument
534 void cs_dsp_cleanup_debugfs(struct cs_dsp *dsp) in cs_dsp_cleanup_debugfs() argument
539 static inline void cs_dsp_debugfs_save_wmfwname(struct cs_dsp *dsp, in cs_dsp_debugfs_save_wmfwname() argument
544 static inline void cs_dsp_debugfs_save_binname(struct cs_dsp *dsp, in cs_dsp_debugfs_save_binname() argument
549 static inline void cs_dsp_debugfs_clear(struct cs_dsp *dsp) in cs_dsp_debugfs_clear() argument
554 static const struct cs_dsp_region *cs_dsp_find_region(struct cs_dsp *dsp, in cs_dsp_find_region() argument
559 for (i = 0; i < dsp->num_mems; i++) in cs_dsp_find_region()
560 if (dsp->mem[i].type == type) in cs_dsp_find_region()
561 return &dsp->mem[i]; in cs_dsp_find_region()
601 static void cs_dsp_read_fw_status(struct cs_dsp *dsp, in cs_dsp_read_fw_status() argument
608 ret = regmap_read(dsp->regmap, dsp->base + offs[i], &offs[i]); in cs_dsp_read_fw_status()
610 cs_dsp_err(dsp, "Failed to read SCRATCH%u: %d\n", i, ret); in cs_dsp_read_fw_status()
616 static void cs_dsp_adsp2_show_fw_status(struct cs_dsp *dsp) in cs_dsp_adsp2_show_fw_status() argument
622 cs_dsp_read_fw_status(dsp, ARRAY_SIZE(offs), offs); in cs_dsp_adsp2_show_fw_status()
624 cs_dsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n", in cs_dsp_adsp2_show_fw_status()
628 static void cs_dsp_adsp2v2_show_fw_status(struct cs_dsp *dsp) in cs_dsp_adsp2v2_show_fw_status() argument
632 cs_dsp_read_fw_status(dsp, ARRAY_SIZE(offs), offs); in cs_dsp_adsp2v2_show_fw_status()
634 cs_dsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n", in cs_dsp_adsp2v2_show_fw_status()
639 static void cs_dsp_halo_show_fw_status(struct cs_dsp *dsp) in cs_dsp_halo_show_fw_status() argument
645 cs_dsp_read_fw_status(dsp, ARRAY_SIZE(offs), offs); in cs_dsp_halo_show_fw_status()
647 cs_dsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n", in cs_dsp_halo_show_fw_status()
655 struct cs_dsp *dsp = ctl->dsp; in cs_dsp_coeff_base_reg() local
658 mem = cs_dsp_find_region(dsp, alg_region->type); in cs_dsp_coeff_base_reg()
660 cs_dsp_err(dsp, "No base for region %x\n", in cs_dsp_coeff_base_reg()
665 *reg = dsp->ops->region_to_reg(mem, ctl->alg_region.base + ctl->offset + off); in cs_dsp_coeff_base_reg()
684 struct cs_dsp *dsp = ctl->dsp; in cs_dsp_coeff_write_acked_control() local
689 lockdep_assert_held(&dsp->pwr_lock); in cs_dsp_coeff_write_acked_control()
691 if (!dsp->running) in cs_dsp_coeff_write_acked_control()
698 cs_dsp_dbg(dsp, "Sending 0x%x to acked control alg 0x%x %s:0x%x\n", in cs_dsp_coeff_write_acked_control()
702 ret = regmap_raw_write(dsp->regmap, reg, &val, sizeof(val)); in cs_dsp_coeff_write_acked_control()
704 cs_dsp_err(dsp, "Failed to write %x: %d\n", reg, ret); in cs_dsp_coeff_write_acked_control()
726 ret = regmap_raw_read(dsp->regmap, reg, &val, sizeof(val)); in cs_dsp_coeff_write_acked_control()
728 cs_dsp_err(dsp, "Failed to read %x: %d\n", reg, ret); in cs_dsp_coeff_write_acked_control()
733 cs_dsp_dbg(dsp, "Acked control ACKED at poll %u\n", i); in cs_dsp_coeff_write_acked_control()
738 cs_dsp_warn(dsp, "Acked control @0x%x alg:0x%x %s:0x%x timed out\n", in cs_dsp_coeff_write_acked_control()
750 struct cs_dsp *dsp = ctl->dsp; in cs_dsp_coeff_write_ctrl_raw() local
763 ret = regmap_raw_write(dsp->regmap, reg, scratch, in cs_dsp_coeff_write_ctrl_raw()
766 cs_dsp_err(dsp, "Failed to write %zu bytes to %x: %d\n", in cs_dsp_coeff_write_ctrl_raw()
771 cs_dsp_dbg(dsp, "Wrote %zu bytes to %x\n", len, reg); in cs_dsp_coeff_write_ctrl_raw()
797 lockdep_assert_held(&ctl->dsp->pwr_lock); in cs_dsp_coeff_write_ctrl()
815 if (ctl->enabled && ctl->dsp->running) in cs_dsp_coeff_write_ctrl()
828 struct cs_dsp *dsp = ctl->dsp; in cs_dsp_coeff_read_ctrl_raw() local
841 ret = regmap_raw_read(dsp->regmap, reg, scratch, len); in cs_dsp_coeff_read_ctrl_raw()
843 cs_dsp_err(dsp, "Failed to read %zu bytes from %x: %d\n", in cs_dsp_coeff_read_ctrl_raw()
848 cs_dsp_dbg(dsp, "Read %zu bytes from %x\n", len, reg); in cs_dsp_coeff_read_ctrl_raw()
875 lockdep_assert_held(&ctl->dsp->pwr_lock); in cs_dsp_coeff_read_ctrl()
881 if (ctl->enabled && ctl->dsp->running) in cs_dsp_coeff_read_ctrl()
886 if (!ctl->flags && ctl->enabled && ctl->dsp->running) in cs_dsp_coeff_read_ctrl()
897 static int cs_dsp_coeff_init_control_caches(struct cs_dsp *dsp) in cs_dsp_coeff_init_control_caches() argument
902 list_for_each_entry(ctl, &dsp->ctl_list, list) { in cs_dsp_coeff_init_control_caches()
909 * For readable controls populate the cache from the DSP memory. in cs_dsp_coeff_init_control_caches()
923 static int cs_dsp_coeff_sync_controls(struct cs_dsp *dsp) in cs_dsp_coeff_sync_controls() argument
928 list_for_each_entry(ctl, &dsp->ctl_list, list) { in cs_dsp_coeff_sync_controls()
942 static void cs_dsp_signal_event_controls(struct cs_dsp *dsp, in cs_dsp_signal_event_controls() argument
948 list_for_each_entry(ctl, &dsp->ctl_list, list) { in cs_dsp_signal_event_controls()
957 cs_dsp_warn(dsp, in cs_dsp_signal_event_controls()
970 static int cs_dsp_create_control(struct cs_dsp *dsp, in cs_dsp_create_control() argument
979 list_for_each_entry(ctl, &dsp->ctl_list, list) { in cs_dsp_create_control()
980 if (ctl->fw_name == dsp->fw_name && in cs_dsp_create_control()
997 ctl->fw_name = dsp->fw_name; in cs_dsp_create_control()
999 if (subname && dsp->fw_ver >= 2) { in cs_dsp_create_control()
1009 ctl->dsp = dsp; in cs_dsp_create_control()
1021 list_add(&ctl->list, &dsp->ctl_list); in cs_dsp_create_control()
1023 if (dsp->client_ops->control_add) { in cs_dsp_create_control()
1024 ret = dsp->client_ops->control_add(ctl); in cs_dsp_create_control()
1115 static int cs_dsp_coeff_parse_alg(struct cs_dsp *dsp, in cs_dsp_coeff_parse_alg() argument
1126 switch (dsp->fw_ver) { in cs_dsp_coeff_parse_alg()
1170 cs_dsp_dbg(dsp, "Algorithm ID: %#x\n", blk->id); in cs_dsp_coeff_parse_alg()
1171 cs_dsp_dbg(dsp, "Algorithm name: %.*s\n", blk->name_len, blk->name); in cs_dsp_coeff_parse_alg()
1172 cs_dsp_dbg(dsp, "# of coefficient descriptors: %#x\n", blk->ncoeff); in cs_dsp_coeff_parse_alg()
1177 static int cs_dsp_coeff_parse_coeff(struct cs_dsp *dsp, in cs_dsp_coeff_parse_coeff() argument
1203 switch (dsp->fw_ver) { in cs_dsp_coeff_parse_coeff()
1246 cs_dsp_dbg(dsp, "\tCoefficient type: %#x\n", blk->mem_type); in cs_dsp_coeff_parse_coeff()
1247 cs_dsp_dbg(dsp, "\tCoefficient offset: %#x\n", blk->offset); in cs_dsp_coeff_parse_coeff()
1248 cs_dsp_dbg(dsp, "\tCoefficient name: %.*s\n", blk->name_len, blk->name); in cs_dsp_coeff_parse_coeff()
1249 cs_dsp_dbg(dsp, "\tCoefficient flags: %#x\n", blk->flags); in cs_dsp_coeff_parse_coeff()
1250 cs_dsp_dbg(dsp, "\tALSA control type: %#x\n", blk->ctl_type); in cs_dsp_coeff_parse_coeff()
1251 cs_dsp_dbg(dsp, "\tALSA control len: %#x\n", blk->len); in cs_dsp_coeff_parse_coeff()
1256 static int cs_dsp_check_coeff_flags(struct cs_dsp *dsp, in cs_dsp_check_coeff_flags() argument
1263 cs_dsp_err(dsp, "Illegal flags 0x%x for control type 0x%x\n", in cs_dsp_check_coeff_flags()
1271 static int cs_dsp_parse_coeff(struct cs_dsp *dsp, in cs_dsp_parse_coeff() argument
1279 pos = cs_dsp_coeff_parse_alg(dsp, region, &alg_blk); in cs_dsp_parse_coeff()
1284 pos = cs_dsp_coeff_parse_coeff(dsp, region, pos, &coeff_blk); in cs_dsp_parse_coeff()
1295 ret = cs_dsp_check_coeff_flags(dsp, &coeff_blk, in cs_dsp_parse_coeff()
1305 ret = cs_dsp_check_coeff_flags(dsp, &coeff_blk, in cs_dsp_parse_coeff()
1315 ret = cs_dsp_check_coeff_flags(dsp, &coeff_blk, in cs_dsp_parse_coeff()
1324 cs_dsp_err(dsp, "Unknown control type: %d\n", in cs_dsp_parse_coeff()
1332 ret = cs_dsp_create_control(dsp, &alg_region, in cs_dsp_parse_coeff()
1340 cs_dsp_err(dsp, "Failed to create control: %.*s, %d\n", in cs_dsp_parse_coeff()
1347 static unsigned int cs_dsp_adsp1_parse_sizes(struct cs_dsp *dsp, in cs_dsp_adsp1_parse_sizes() argument
1356 cs_dsp_err(dsp, "%s: file truncated\n", file); in cs_dsp_adsp1_parse_sizes()
1360 cs_dsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n", file, in cs_dsp_adsp1_parse_sizes()
1367 static unsigned int cs_dsp_adsp2_parse_sizes(struct cs_dsp *dsp, in cs_dsp_adsp2_parse_sizes() argument
1376 cs_dsp_err(dsp, "%s: file truncated\n", file); in cs_dsp_adsp2_parse_sizes()
1380 cs_dsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n", file, in cs_dsp_adsp2_parse_sizes()
1387 static bool cs_dsp_validate_version(struct cs_dsp *dsp, unsigned int version) in cs_dsp_validate_version() argument
1391 cs_dsp_warn(dsp, "Deprecated file format %d\n", version); in cs_dsp_validate_version()
1401 static bool cs_dsp_halo_validate_version(struct cs_dsp *dsp, unsigned int version) in cs_dsp_halo_validate_version() argument
1411 static int cs_dsp_load(struct cs_dsp *dsp, const struct firmware *firmware, in cs_dsp_load() argument
1415 struct regmap *regmap = dsp->regmap; in cs_dsp_load()
1441 cs_dsp_err(dsp, "%s: invalid magic\n", file); in cs_dsp_load()
1445 if (!dsp->ops->validate_version(dsp, header->ver)) { in cs_dsp_load()
1446 cs_dsp_err(dsp, "%s: unknown file format %d\n", in cs_dsp_load()
1451 cs_dsp_info(dsp, "Firmware version: %d\n", header->ver); in cs_dsp_load()
1452 dsp->fw_ver = header->ver; in cs_dsp_load()
1454 if (header->core != dsp->type) { in cs_dsp_load()
1455 cs_dsp_err(dsp, "%s: invalid core %d != %d\n", in cs_dsp_load()
1456 file, header->core, dsp->type); in cs_dsp_load()
1461 pos = dsp->ops->parse_sizes(dsp, file, pos, firmware); in cs_dsp_load()
1475 cs_dsp_dbg(dsp, "%s: timestamp %llu\n", file, in cs_dsp_load()
1506 ret = cs_dsp_parse_coeff(dsp, region); in cs_dsp_load()
1527 mem = cs_dsp_find_region(dsp, type); in cs_dsp_load()
1529 cs_dsp_err(dsp, "No region of type: %x\n", type); in cs_dsp_load()
1535 reg = dsp->ops->region_to_reg(mem, offset); in cs_dsp_load()
1538 cs_dsp_warn(dsp, in cs_dsp_load()
1544 cs_dsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file, in cs_dsp_load()
1550 cs_dsp_info(dsp, "%s: %s\n", file, text); in cs_dsp_load()
1560 cs_dsp_err(dsp, "Out of memory\n"); in cs_dsp_load()
1568 cs_dsp_err(dsp, in cs_dsp_load()
1582 cs_dsp_warn(dsp, "%s.%d: %zu bytes at end of file\n", in cs_dsp_load()
1585 cs_dsp_debugfs_save_wmfwname(dsp, file); in cs_dsp_load()
1592 cs_dsp_err(dsp, "%s: file content overflows file data\n", file); in cs_dsp_load()
1599 * @dsp: pointer to DSP structure
1608 struct cs_dsp_coeff_ctl *cs_dsp_get_ctl(struct cs_dsp *dsp, const char *name, int type, in cs_dsp_get_ctl() argument
1613 lockdep_assert_held(&dsp->pwr_lock); in cs_dsp_get_ctl()
1615 list_for_each_entry(pos, &dsp->ctl_list, list) { in cs_dsp_get_ctl()
1619 pos->fw_name == dsp->fw_name && in cs_dsp_get_ctl()
1631 static void cs_dsp_ctl_fixup_base(struct cs_dsp *dsp, in cs_dsp_ctl_fixup_base() argument
1636 list_for_each_entry(ctl, &dsp->ctl_list, list) { in cs_dsp_ctl_fixup_base()
1637 if (ctl->fw_name == dsp->fw_name && in cs_dsp_ctl_fixup_base()
1645 static void *cs_dsp_read_algs(struct cs_dsp *dsp, size_t n_algs, in cs_dsp_read_algs() argument
1655 cs_dsp_err(dsp, "No algorithms\n"); in cs_dsp_read_algs()
1660 cs_dsp_err(dsp, "Algorithm count %zx excessive\n", n_algs); in cs_dsp_read_algs()
1665 reg = dsp->ops->region_to_reg(mem, pos + len); in cs_dsp_read_algs()
1667 ret = regmap_raw_read(dsp->regmap, reg, &val, sizeof(val)); in cs_dsp_read_algs()
1669 cs_dsp_err(dsp, "Failed to read algorithm list end: %d\n", in cs_dsp_read_algs()
1675 cs_dsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbedead\n", in cs_dsp_read_algs()
1678 /* Convert length from DSP words to bytes */ in cs_dsp_read_algs()
1685 reg = dsp->ops->region_to_reg(mem, pos); in cs_dsp_read_algs()
1687 ret = regmap_raw_read(dsp->regmap, reg, alg, len); in cs_dsp_read_algs()
1689 cs_dsp_err(dsp, "Failed to read algorithm list: %d\n", ret); in cs_dsp_read_algs()
1699 * @dsp: pointer to DSP structure
1705 struct cs_dsp_alg_region *cs_dsp_find_alg_region(struct cs_dsp *dsp, in cs_dsp_find_alg_region() argument
1710 lockdep_assert_held(&dsp->pwr_lock); in cs_dsp_find_alg_region()
1712 list_for_each_entry(alg_region, &dsp->alg_regions, list) { in cs_dsp_find_alg_region()
1721 static struct cs_dsp_alg_region *cs_dsp_create_region(struct cs_dsp *dsp, in cs_dsp_create_region() argument
1736 list_add_tail(&alg_region->list, &dsp->alg_regions); in cs_dsp_create_region()
1738 if (dsp->fw_ver > 0) in cs_dsp_create_region()
1739 cs_dsp_ctl_fixup_base(dsp, alg_region); in cs_dsp_create_region()
1744 static void cs_dsp_free_alg_regions(struct cs_dsp *dsp) in cs_dsp_free_alg_regions() argument
1748 while (!list_empty(&dsp->alg_regions)) { in cs_dsp_free_alg_regions()
1749 alg_region = list_first_entry(&dsp->alg_regions, in cs_dsp_free_alg_regions()
1757 static void cs_dsp_parse_wmfw_id_header(struct cs_dsp *dsp, in cs_dsp_parse_wmfw_id_header() argument
1760 dsp->fw_id = be32_to_cpu(fw->id); in cs_dsp_parse_wmfw_id_header()
1761 dsp->fw_id_version = be32_to_cpu(fw->ver); in cs_dsp_parse_wmfw_id_header()
1763 cs_dsp_info(dsp, "Firmware: %x v%d.%d.%d, %d algorithms\n", in cs_dsp_parse_wmfw_id_header()
1764 dsp->fw_id, (dsp->fw_id_version & 0xff0000) >> 16, in cs_dsp_parse_wmfw_id_header()
1765 (dsp->fw_id_version & 0xff00) >> 8, dsp->fw_id_version & 0xff, in cs_dsp_parse_wmfw_id_header()
1769 static void cs_dsp_parse_wmfw_v3_id_header(struct cs_dsp *dsp, in cs_dsp_parse_wmfw_v3_id_header() argument
1772 dsp->fw_id = be32_to_cpu(fw->id); in cs_dsp_parse_wmfw_v3_id_header()
1773 dsp->fw_id_version = be32_to_cpu(fw->ver); in cs_dsp_parse_wmfw_v3_id_header()
1774 dsp->fw_vendor_id = be32_to_cpu(fw->vendor_id); in cs_dsp_parse_wmfw_v3_id_header()
1776 cs_dsp_info(dsp, "Firmware: %x vendor: 0x%x v%d.%d.%d, %d algorithms\n", in cs_dsp_parse_wmfw_v3_id_header()
1777 dsp->fw_id, dsp->fw_vendor_id, in cs_dsp_parse_wmfw_v3_id_header()
1778 (dsp->fw_id_version & 0xff0000) >> 16, in cs_dsp_parse_wmfw_v3_id_header()
1779 (dsp->fw_id_version & 0xff00) >> 8, dsp->fw_id_version & 0xff, in cs_dsp_parse_wmfw_v3_id_header()
1783 static int cs_dsp_create_regions(struct cs_dsp *dsp, __be32 id, __be32 ver, in cs_dsp_create_regions() argument
1790 alg_region = cs_dsp_create_region(dsp, type[i], id, ver, base[i]); in cs_dsp_create_regions()
1798 static int cs_dsp_adsp1_setup_algs(struct cs_dsp *dsp) in cs_dsp_adsp1_setup_algs() argument
1808 mem = cs_dsp_find_region(dsp, WMFW_ADSP1_DM); in cs_dsp_adsp1_setup_algs()
1812 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp1_id, in cs_dsp_adsp1_setup_algs()
1815 cs_dsp_err(dsp, "Failed to read algorithm info: %d\n", in cs_dsp_adsp1_setup_algs()
1822 cs_dsp_parse_wmfw_id_header(dsp, &adsp1_id.fw, n_algs); in cs_dsp_adsp1_setup_algs()
1824 alg_region = cs_dsp_create_region(dsp, WMFW_ADSP1_ZM, in cs_dsp_adsp1_setup_algs()
1830 alg_region = cs_dsp_create_region(dsp, WMFW_ADSP1_DM, in cs_dsp_adsp1_setup_algs()
1836 /* Calculate offset and length in DSP words */ in cs_dsp_adsp1_setup_algs()
1840 adsp1_alg = cs_dsp_read_algs(dsp, n_algs, mem, pos, len); in cs_dsp_adsp1_setup_algs()
1845 cs_dsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n", in cs_dsp_adsp1_setup_algs()
1853 alg_region = cs_dsp_create_region(dsp, WMFW_ADSP1_DM, in cs_dsp_adsp1_setup_algs()
1861 if (dsp->fw_ver == 0) { in cs_dsp_adsp1_setup_algs()
1866 cs_dsp_create_control(dsp, alg_region, 0, in cs_dsp_adsp1_setup_algs()
1870 cs_dsp_warn(dsp, "Missing length info for region DM with ID %x\n", in cs_dsp_adsp1_setup_algs()
1875 alg_region = cs_dsp_create_region(dsp, WMFW_ADSP1_ZM, in cs_dsp_adsp1_setup_algs()
1883 if (dsp->fw_ver == 0) { in cs_dsp_adsp1_setup_algs()
1888 cs_dsp_create_control(dsp, alg_region, 0, in cs_dsp_adsp1_setup_algs()
1892 cs_dsp_warn(dsp, "Missing length info for region ZM with ID %x\n", in cs_dsp_adsp1_setup_algs()
1903 static int cs_dsp_adsp2_setup_algs(struct cs_dsp *dsp) in cs_dsp_adsp2_setup_algs() argument
1913 mem = cs_dsp_find_region(dsp, WMFW_ADSP2_XM); in cs_dsp_adsp2_setup_algs()
1917 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp2_id, in cs_dsp_adsp2_setup_algs()
1920 cs_dsp_err(dsp, "Failed to read algorithm info: %d\n", in cs_dsp_adsp2_setup_algs()
1927 cs_dsp_parse_wmfw_id_header(dsp, &adsp2_id.fw, n_algs); in cs_dsp_adsp2_setup_algs()
1929 alg_region = cs_dsp_create_region(dsp, WMFW_ADSP2_XM, in cs_dsp_adsp2_setup_algs()
1935 alg_region = cs_dsp_create_region(dsp, WMFW_ADSP2_YM, in cs_dsp_adsp2_setup_algs()
1941 alg_region = cs_dsp_create_region(dsp, WMFW_ADSP2_ZM, in cs_dsp_adsp2_setup_algs()
1947 /* Calculate offset and length in DSP words */ in cs_dsp_adsp2_setup_algs()
1951 adsp2_alg = cs_dsp_read_algs(dsp, n_algs, mem, pos, len); in cs_dsp_adsp2_setup_algs()
1956 cs_dsp_dbg(dsp, in cs_dsp_adsp2_setup_algs()
1966 alg_region = cs_dsp_create_region(dsp, WMFW_ADSP2_XM, in cs_dsp_adsp2_setup_algs()
1974 if (dsp->fw_ver == 0) { in cs_dsp_adsp2_setup_algs()
1979 cs_dsp_create_control(dsp, alg_region, 0, in cs_dsp_adsp2_setup_algs()
1983 cs_dsp_warn(dsp, "Missing length info for region XM with ID %x\n", in cs_dsp_adsp2_setup_algs()
1988 alg_region = cs_dsp_create_region(dsp, WMFW_ADSP2_YM, in cs_dsp_adsp2_setup_algs()
1996 if (dsp->fw_ver == 0) { in cs_dsp_adsp2_setup_algs()
2001 cs_dsp_create_control(dsp, alg_region, 0, in cs_dsp_adsp2_setup_algs()
2005 cs_dsp_warn(dsp, "Missing length info for region YM with ID %x\n", in cs_dsp_adsp2_setup_algs()
2010 alg_region = cs_dsp_create_region(dsp, WMFW_ADSP2_ZM, in cs_dsp_adsp2_setup_algs()
2018 if (dsp->fw_ver == 0) { in cs_dsp_adsp2_setup_algs()
2023 cs_dsp_create_control(dsp, alg_region, 0, in cs_dsp_adsp2_setup_algs()
2027 cs_dsp_warn(dsp, "Missing length info for region ZM with ID %x\n", in cs_dsp_adsp2_setup_algs()
2038 static int cs_dsp_halo_create_regions(struct cs_dsp *dsp, __be32 id, __be32 ver, in cs_dsp_halo_create_regions() argument
2047 return cs_dsp_create_regions(dsp, id, ver, ARRAY_SIZE(types), types, bases); in cs_dsp_halo_create_regions()
2050 static int cs_dsp_halo_setup_algs(struct cs_dsp *dsp) in cs_dsp_halo_setup_algs() argument
2059 mem = cs_dsp_find_region(dsp, WMFW_ADSP2_XM); in cs_dsp_halo_setup_algs()
2063 ret = regmap_raw_read(dsp->regmap, mem->base, &halo_id, in cs_dsp_halo_setup_algs()
2066 cs_dsp_err(dsp, "Failed to read algorithm info: %d\n", in cs_dsp_halo_setup_algs()
2073 cs_dsp_parse_wmfw_v3_id_header(dsp, &halo_id.fw, n_algs); in cs_dsp_halo_setup_algs()
2075 ret = cs_dsp_halo_create_regions(dsp, halo_id.fw.id, halo_id.fw.ver, in cs_dsp_halo_setup_algs()
2080 /* Calculate offset and length in DSP words */ in cs_dsp_halo_setup_algs()
2084 halo_alg = cs_dsp_read_algs(dsp, n_algs, mem, pos, len); in cs_dsp_halo_setup_algs()
2089 cs_dsp_dbg(dsp, in cs_dsp_halo_setup_algs()
2098 ret = cs_dsp_halo_create_regions(dsp, halo_alg[i].alg.id, in cs_dsp_halo_setup_algs()
2111 static int cs_dsp_load_coeff(struct cs_dsp *dsp, const struct firmware *firmware, in cs_dsp_load_coeff() argument
2115 struct regmap *regmap = dsp->regmap; in cs_dsp_load_coeff()
2131 cs_dsp_err(dsp, "%s: coefficient file too short, %zu bytes\n", in cs_dsp_load_coeff()
2138 cs_dsp_err(dsp, "%s: invalid coefficient magic\n", file); in cs_dsp_load_coeff()
2147 cs_dsp_err(dsp, "%s: Unsupported coefficient file format %d\n", in cs_dsp_load_coeff()
2153 cs_dsp_info(dsp, "%s: v%d.%d.%d\n", file, in cs_dsp_load_coeff()
2179 cs_dsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n", in cs_dsp_load_coeff()
2184 cs_dsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n", in cs_dsp_load_coeff()
2201 if (le32_to_cpu(blk->id) == dsp->fw_id && in cs_dsp_load_coeff()
2204 mem = cs_dsp_find_region(dsp, type); in cs_dsp_load_coeff()
2206 cs_dsp_err(dsp, "No ZM\n"); in cs_dsp_load_coeff()
2209 reg = dsp->ops->region_to_reg(mem, 0); in cs_dsp_load_coeff()
2224 cs_dsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n", in cs_dsp_load_coeff()
2229 mem = cs_dsp_find_region(dsp, type); in cs_dsp_load_coeff()
2231 cs_dsp_err(dsp, "No base for region %x\n", type); in cs_dsp_load_coeff()
2235 alg_region = cs_dsp_find_alg_region(dsp, type, in cs_dsp_load_coeff()
2239 cs_dsp_warn(dsp, in cs_dsp_load_coeff()
2249 reg = dsp->ops->region_to_reg(mem, reg); in cs_dsp_load_coeff()
2252 cs_dsp_err(dsp, "No %s for algorithm %x\n", in cs_dsp_load_coeff()
2258 cs_dsp_err(dsp, "%s.%d: Unknown region type %x at %d\n", in cs_dsp_load_coeff()
2265 cs_dsp_info(dsp, "%s: %s\n", dsp->fw_name, text); in cs_dsp_load_coeff()
2275 cs_dsp_err(dsp, "Out of memory\n"); in cs_dsp_load_coeff()
2280 cs_dsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n", in cs_dsp_load_coeff()
2286 cs_dsp_err(dsp, in cs_dsp_load_coeff()
2297 cs_dsp_warn(dsp, "%s.%d: %zu bytes at end of file\n", in cs_dsp_load_coeff()
2300 cs_dsp_debugfs_save_binname(dsp, file); in cs_dsp_load_coeff()
2307 cs_dsp_err(dsp, "%s: file content overflows file data\n", file); in cs_dsp_load_coeff()
2312 static int cs_dsp_create_name(struct cs_dsp *dsp) in cs_dsp_create_name() argument
2314 if (!dsp->name) { in cs_dsp_create_name()
2315 dsp->name = devm_kasprintf(dsp->dev, GFP_KERNEL, "DSP%d", in cs_dsp_create_name()
2316 dsp->num); in cs_dsp_create_name()
2317 if (!dsp->name) in cs_dsp_create_name()
2324 static int cs_dsp_common_init(struct cs_dsp *dsp) in cs_dsp_common_init() argument
2328 ret = cs_dsp_create_name(dsp); in cs_dsp_common_init()
2332 INIT_LIST_HEAD(&dsp->alg_regions); in cs_dsp_common_init()
2333 INIT_LIST_HEAD(&dsp->ctl_list); in cs_dsp_common_init()
2335 mutex_init(&dsp->pwr_lock); in cs_dsp_common_init()
2339 dsp->debugfs_root = ERR_PTR(-ENODEV); in cs_dsp_common_init()
2347 * @dsp: pointer to DSP structure
2351 int cs_dsp_adsp1_init(struct cs_dsp *dsp) in cs_dsp_adsp1_init() argument
2353 dsp->ops = &cs_dsp_adsp1_ops; in cs_dsp_adsp1_init()
2355 return cs_dsp_common_init(dsp); in cs_dsp_adsp1_init()
2361 * @dsp: pointer to DSP structure
2370 int cs_dsp_adsp1_power_up(struct cs_dsp *dsp, in cs_dsp_adsp1_power_up() argument
2378 mutex_lock(&dsp->pwr_lock); in cs_dsp_adsp1_power_up()
2380 dsp->fw_name = fw_name; in cs_dsp_adsp1_power_up()
2382 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30, in cs_dsp_adsp1_power_up()
2386 * For simplicity set the DSP clock rate to be the in cs_dsp_adsp1_power_up()
2389 if (dsp->sysclk_reg) { in cs_dsp_adsp1_power_up()
2390 ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val); in cs_dsp_adsp1_power_up()
2392 cs_dsp_err(dsp, "Failed to read SYSCLK state: %d\n", ret); in cs_dsp_adsp1_power_up()
2396 val = (val & dsp->sysclk_mask) >> dsp->sysclk_shift; in cs_dsp_adsp1_power_up()
2398 ret = regmap_update_bits(dsp->regmap, in cs_dsp_adsp1_power_up()
2399 dsp->base + ADSP1_CONTROL_31, in cs_dsp_adsp1_power_up()
2402 cs_dsp_err(dsp, "Failed to set clock rate: %d\n", ret); in cs_dsp_adsp1_power_up()
2407 ret = cs_dsp_load(dsp, wmfw_firmware, wmfw_filename); in cs_dsp_adsp1_power_up()
2411 ret = cs_dsp_adsp1_setup_algs(dsp); in cs_dsp_adsp1_power_up()
2415 ret = cs_dsp_load_coeff(dsp, coeff_firmware, coeff_filename); in cs_dsp_adsp1_power_up()
2420 ret = cs_dsp_coeff_init_control_caches(dsp); in cs_dsp_adsp1_power_up()
2425 ret = cs_dsp_coeff_sync_controls(dsp); in cs_dsp_adsp1_power_up()
2429 dsp->booted = true; in cs_dsp_adsp1_power_up()
2432 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30, in cs_dsp_adsp1_power_up()
2436 dsp->running = true; in cs_dsp_adsp1_power_up()
2438 mutex_unlock(&dsp->pwr_lock); in cs_dsp_adsp1_power_up()
2443 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30, in cs_dsp_adsp1_power_up()
2446 mutex_unlock(&dsp->pwr_lock); in cs_dsp_adsp1_power_up()
2452 * cs_dsp_adsp1_power_down() - Halts the DSP
2453 * @dsp: pointer to DSP structure
2455 void cs_dsp_adsp1_power_down(struct cs_dsp *dsp) in cs_dsp_adsp1_power_down() argument
2459 mutex_lock(&dsp->pwr_lock); in cs_dsp_adsp1_power_down()
2461 dsp->running = false; in cs_dsp_adsp1_power_down()
2462 dsp->booted = false; in cs_dsp_adsp1_power_down()
2465 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30, in cs_dsp_adsp1_power_down()
2468 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19, in cs_dsp_adsp1_power_down()
2471 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30, in cs_dsp_adsp1_power_down()
2474 list_for_each_entry(ctl, &dsp->ctl_list, list) in cs_dsp_adsp1_power_down()
2477 cs_dsp_free_alg_regions(dsp); in cs_dsp_adsp1_power_down()
2479 mutex_unlock(&dsp->pwr_lock); in cs_dsp_adsp1_power_down()
2483 static int cs_dsp_adsp2v2_enable_core(struct cs_dsp *dsp) in cs_dsp_adsp2v2_enable_core() argument
2490 ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1, &val); in cs_dsp_adsp2v2_enable_core()
2501 cs_dsp_err(dsp, "Failed to start DSP RAM\n"); in cs_dsp_adsp2v2_enable_core()
2505 cs_dsp_dbg(dsp, "RAM ready after %d polls\n", count); in cs_dsp_adsp2v2_enable_core()
2510 static int cs_dsp_adsp2_enable_core(struct cs_dsp *dsp) in cs_dsp_adsp2_enable_core() argument
2514 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL, in cs_dsp_adsp2_enable_core()
2519 return cs_dsp_adsp2v2_enable_core(dsp); in cs_dsp_adsp2_enable_core()
2522 static int cs_dsp_adsp2_lock(struct cs_dsp *dsp, unsigned int lock_regions) in cs_dsp_adsp2_lock() argument
2524 struct regmap *regmap = dsp->regmap; in cs_dsp_adsp2_lock()
2531 lock_reg = dsp->base + ADSP2_LOCK_REGION_1_LOCK_REGION_0; in cs_dsp_adsp2_lock()
2552 static int cs_dsp_adsp2_enable_memory(struct cs_dsp *dsp) in cs_dsp_adsp2_enable_memory() argument
2554 return regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL, in cs_dsp_adsp2_enable_memory()
2558 static void cs_dsp_adsp2_disable_memory(struct cs_dsp *dsp) in cs_dsp_adsp2_disable_memory() argument
2560 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL, in cs_dsp_adsp2_disable_memory()
2564 static void cs_dsp_adsp2_disable_core(struct cs_dsp *dsp) in cs_dsp_adsp2_disable_core() argument
2566 regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0); in cs_dsp_adsp2_disable_core()
2567 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0); in cs_dsp_adsp2_disable_core()
2568 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0); in cs_dsp_adsp2_disable_core()
2570 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL, in cs_dsp_adsp2_disable_core()
2574 static void cs_dsp_adsp2v2_disable_core(struct cs_dsp *dsp) in cs_dsp_adsp2v2_disable_core() argument
2576 regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0); in cs_dsp_adsp2v2_disable_core()
2577 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0); in cs_dsp_adsp2v2_disable_core()
2578 regmap_write(dsp->regmap, dsp->base + ADSP2V2_WDMA_CONFIG_2, 0); in cs_dsp_adsp2v2_disable_core()
2581 static int cs_dsp_halo_configure_mpu(struct cs_dsp *dsp, unsigned int lock_regions) in cs_dsp_halo_configure_mpu() argument
2584 { dsp->base + HALO_MPU_LOCK_CONFIG, 0x5555 }, in cs_dsp_halo_configure_mpu()
2585 { dsp->base + HALO_MPU_LOCK_CONFIG, 0xAAAA }, in cs_dsp_halo_configure_mpu()
2586 { dsp->base + HALO_MPU_XMEM_ACCESS_0, 0xFFFFFFFF }, in cs_dsp_halo_configure_mpu()
2587 { dsp->base + HALO_MPU_YMEM_ACCESS_0, 0xFFFFFFFF }, in cs_dsp_halo_configure_mpu()
2588 { dsp->base + HALO_MPU_WINDOW_ACCESS_0, lock_regions }, in cs_dsp_halo_configure_mpu()
2589 { dsp->base + HALO_MPU_XREG_ACCESS_0, lock_regions }, in cs_dsp_halo_configure_mpu()
2590 { dsp->base + HALO_MPU_YREG_ACCESS_0, lock_regions }, in cs_dsp_halo_configure_mpu()
2591 { dsp->base + HALO_MPU_XMEM_ACCESS_1, 0xFFFFFFFF }, in cs_dsp_halo_configure_mpu()
2592 { dsp->base + HALO_MPU_YMEM_ACCESS_1, 0xFFFFFFFF }, in cs_dsp_halo_configure_mpu()
2593 { dsp->base + HALO_MPU_WINDOW_ACCESS_1, lock_regions }, in cs_dsp_halo_configure_mpu()
2594 { dsp->base + HALO_MPU_XREG_ACCESS_1, lock_regions }, in cs_dsp_halo_configure_mpu()
2595 { dsp->base + HALO_MPU_YREG_ACCESS_1, lock_regions }, in cs_dsp_halo_configure_mpu()
2596 { dsp->base + HALO_MPU_XMEM_ACCESS_2, 0xFFFFFFFF }, in cs_dsp_halo_configure_mpu()
2597 { dsp->base + HALO_MPU_YMEM_ACCESS_2, 0xFFFFFFFF }, in cs_dsp_halo_configure_mpu()
2598 { dsp->base + HALO_MPU_WINDOW_ACCESS_2, lock_regions }, in cs_dsp_halo_configure_mpu()
2599 { dsp->base + HALO_MPU_XREG_ACCESS_2, lock_regions }, in cs_dsp_halo_configure_mpu()
2600 { dsp->base + HALO_MPU_YREG_ACCESS_2, lock_regions }, in cs_dsp_halo_configure_mpu()
2601 { dsp->base + HALO_MPU_XMEM_ACCESS_3, 0xFFFFFFFF }, in cs_dsp_halo_configure_mpu()
2602 { dsp->base + HALO_MPU_YMEM_ACCESS_3, 0xFFFFFFFF }, in cs_dsp_halo_configure_mpu()
2603 { dsp->base + HALO_MPU_WINDOW_ACCESS_3, lock_regions }, in cs_dsp_halo_configure_mpu()
2604 { dsp->base + HALO_MPU_XREG_ACCESS_3, lock_regions }, in cs_dsp_halo_configure_mpu()
2605 { dsp->base + HALO_MPU_YREG_ACCESS_3, lock_regions }, in cs_dsp_halo_configure_mpu()
2606 { dsp->base + HALO_MPU_LOCK_CONFIG, 0 }, in cs_dsp_halo_configure_mpu()
2609 return regmap_multi_reg_write(dsp->regmap, config, ARRAY_SIZE(config)); in cs_dsp_halo_configure_mpu()
2614 * @dsp: pointer to DSP structure
2621 int cs_dsp_set_dspclk(struct cs_dsp *dsp, unsigned int freq) in cs_dsp_set_dspclk() argument
2625 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CLOCKING, in cs_dsp_set_dspclk()
2629 cs_dsp_err(dsp, "Failed to set clock rate: %d\n", ret); in cs_dsp_set_dspclk()
2635 static void cs_dsp_stop_watchdog(struct cs_dsp *dsp) in cs_dsp_stop_watchdog() argument
2637 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_WATCHDOG, in cs_dsp_stop_watchdog()
2641 static void cs_dsp_halo_stop_watchdog(struct cs_dsp *dsp) in cs_dsp_halo_stop_watchdog() argument
2643 regmap_update_bits(dsp->regmap, dsp->base + HALO_WDT_CONTROL, in cs_dsp_halo_stop_watchdog()
2648 * cs_dsp_power_up() - Downloads firmware to the DSP
2649 * @dsp: pointer to DSP structure
2656 * This function is used on ADSP2 and Halo DSP cores, it powers-up the DSP core
2664 int cs_dsp_power_up(struct cs_dsp *dsp, in cs_dsp_power_up() argument
2671 mutex_lock(&dsp->pwr_lock); in cs_dsp_power_up()
2673 dsp->fw_name = fw_name; in cs_dsp_power_up()
2675 if (dsp->ops->enable_memory) { in cs_dsp_power_up()
2676 ret = dsp->ops->enable_memory(dsp); in cs_dsp_power_up()
2681 if (dsp->ops->enable_core) { in cs_dsp_power_up()
2682 ret = dsp->ops->enable_core(dsp); in cs_dsp_power_up()
2687 ret = cs_dsp_load(dsp, wmfw_firmware, wmfw_filename); in cs_dsp_power_up()
2691 ret = dsp->ops->setup_algs(dsp); in cs_dsp_power_up()
2695 ret = cs_dsp_load_coeff(dsp, coeff_firmware, coeff_filename); in cs_dsp_power_up()
2700 ret = cs_dsp_coeff_init_control_caches(dsp); in cs_dsp_power_up()
2704 if (dsp->ops->disable_core) in cs_dsp_power_up()
2705 dsp->ops->disable_core(dsp); in cs_dsp_power_up()
2707 dsp->booted = true; in cs_dsp_power_up()
2709 mutex_unlock(&dsp->pwr_lock); in cs_dsp_power_up()
2713 if (dsp->ops->disable_core) in cs_dsp_power_up()
2714 dsp->ops->disable_core(dsp); in cs_dsp_power_up()
2716 if (dsp->ops->disable_memory) in cs_dsp_power_up()
2717 dsp->ops->disable_memory(dsp); in cs_dsp_power_up()
2719 mutex_unlock(&dsp->pwr_lock); in cs_dsp_power_up()
2726 * cs_dsp_power_down() - Powers-down the DSP
2727 * @dsp: pointer to DSP structure
2732 void cs_dsp_power_down(struct cs_dsp *dsp) in cs_dsp_power_down() argument
2736 mutex_lock(&dsp->pwr_lock); in cs_dsp_power_down()
2738 cs_dsp_debugfs_clear(dsp); in cs_dsp_power_down()
2740 dsp->fw_id = 0; in cs_dsp_power_down()
2741 dsp->fw_id_version = 0; in cs_dsp_power_down()
2743 dsp->booted = false; in cs_dsp_power_down()
2745 if (dsp->ops->disable_memory) in cs_dsp_power_down()
2746 dsp->ops->disable_memory(dsp); in cs_dsp_power_down()
2748 list_for_each_entry(ctl, &dsp->ctl_list, list) in cs_dsp_power_down()
2751 cs_dsp_free_alg_regions(dsp); in cs_dsp_power_down()
2753 mutex_unlock(&dsp->pwr_lock); in cs_dsp_power_down()
2755 cs_dsp_dbg(dsp, "Shutdown complete\n"); in cs_dsp_power_down()
2759 static int cs_dsp_adsp2_start_core(struct cs_dsp *dsp) in cs_dsp_adsp2_start_core() argument
2761 return regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL, in cs_dsp_adsp2_start_core()
2766 static void cs_dsp_adsp2_stop_core(struct cs_dsp *dsp) in cs_dsp_adsp2_stop_core() argument
2768 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL, in cs_dsp_adsp2_stop_core()
2774 * @dsp: pointer to DSP structure
2780 int cs_dsp_run(struct cs_dsp *dsp) in cs_dsp_run() argument
2784 mutex_lock(&dsp->pwr_lock); in cs_dsp_run()
2786 if (!dsp->booted) { in cs_dsp_run()
2791 if (dsp->ops->enable_core) { in cs_dsp_run()
2792 ret = dsp->ops->enable_core(dsp); in cs_dsp_run()
2797 if (dsp->client_ops->pre_run) { in cs_dsp_run()
2798 ret = dsp->client_ops->pre_run(dsp); in cs_dsp_run()
2804 ret = cs_dsp_coeff_sync_controls(dsp); in cs_dsp_run()
2808 if (dsp->ops->lock_memory) { in cs_dsp_run()
2809 ret = dsp->ops->lock_memory(dsp, dsp->lock_regions); in cs_dsp_run()
2811 cs_dsp_err(dsp, "Error configuring MPU: %d\n", ret); in cs_dsp_run()
2816 if (dsp->ops->start_core) { in cs_dsp_run()
2817 ret = dsp->ops->start_core(dsp); in cs_dsp_run()
2822 dsp->running = true; in cs_dsp_run()
2824 if (dsp->client_ops->post_run) { in cs_dsp_run()
2825 ret = dsp->client_ops->post_run(dsp); in cs_dsp_run()
2830 mutex_unlock(&dsp->pwr_lock); in cs_dsp_run()
2835 if (dsp->ops->stop_core) in cs_dsp_run()
2836 dsp->ops->stop_core(dsp); in cs_dsp_run()
2837 if (dsp->ops->disable_core) in cs_dsp_run()
2838 dsp->ops->disable_core(dsp); in cs_dsp_run()
2839 mutex_unlock(&dsp->pwr_lock); in cs_dsp_run()
2847 * @dsp: pointer to DSP structure
2851 void cs_dsp_stop(struct cs_dsp *dsp) in cs_dsp_stop() argument
2854 cs_dsp_signal_event_controls(dsp, CS_DSP_FW_EVENT_SHUTDOWN); in cs_dsp_stop()
2856 if (dsp->ops->stop_watchdog) in cs_dsp_stop()
2857 dsp->ops->stop_watchdog(dsp); in cs_dsp_stop()
2860 if (dsp->ops->show_fw_status) in cs_dsp_stop()
2861 dsp->ops->show_fw_status(dsp); in cs_dsp_stop()
2863 mutex_lock(&dsp->pwr_lock); in cs_dsp_stop()
2865 if (dsp->client_ops->pre_stop) in cs_dsp_stop()
2866 dsp->client_ops->pre_stop(dsp); in cs_dsp_stop()
2868 dsp->running = false; in cs_dsp_stop()
2870 if (dsp->ops->stop_core) in cs_dsp_stop()
2871 dsp->ops->stop_core(dsp); in cs_dsp_stop()
2872 if (dsp->ops->disable_core) in cs_dsp_stop()
2873 dsp->ops->disable_core(dsp); in cs_dsp_stop()
2875 if (dsp->client_ops->post_stop) in cs_dsp_stop()
2876 dsp->client_ops->post_stop(dsp); in cs_dsp_stop()
2878 mutex_unlock(&dsp->pwr_lock); in cs_dsp_stop()
2880 cs_dsp_dbg(dsp, "Execution stopped\n"); in cs_dsp_stop()
2884 static int cs_dsp_halo_start_core(struct cs_dsp *dsp) in cs_dsp_halo_start_core() argument
2888 ret = regmap_update_bits(dsp->regmap, dsp->base + HALO_CCM_CORE_CONTROL, in cs_dsp_halo_start_core()
2894 return regmap_update_bits(dsp->regmap, dsp->base + HALO_CCM_CORE_CONTROL, in cs_dsp_halo_start_core()
2898 static void cs_dsp_halo_stop_core(struct cs_dsp *dsp) in cs_dsp_halo_stop_core() argument
2900 regmap_update_bits(dsp->regmap, dsp->base + HALO_CCM_CORE_CONTROL, in cs_dsp_halo_stop_core()
2904 regmap_update_bits(dsp->regmap, dsp->base + HALO_CORE_SOFT_RESET, in cs_dsp_halo_stop_core()
2910 * @dsp: pointer to DSP structure
2914 int cs_dsp_adsp2_init(struct cs_dsp *dsp) in cs_dsp_adsp2_init() argument
2918 switch (dsp->rev) { in cs_dsp_adsp2_init()
2921 * Disable the DSP memory by default when in reset for a small in cs_dsp_adsp2_init()
2924 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL, in cs_dsp_adsp2_init()
2927 cs_dsp_err(dsp, in cs_dsp_adsp2_init()
2932 dsp->ops = &cs_dsp_adsp2_ops[0]; in cs_dsp_adsp2_init()
2935 dsp->ops = &cs_dsp_adsp2_ops[1]; in cs_dsp_adsp2_init()
2938 dsp->ops = &cs_dsp_adsp2_ops[2]; in cs_dsp_adsp2_init()
2942 return cs_dsp_common_init(dsp); in cs_dsp_adsp2_init()
2947 * cs_dsp_halo_init() - Initialise a cs_dsp structure representing a HALO Core DSP
2948 * @dsp: pointer to DSP structure
2952 int cs_dsp_halo_init(struct cs_dsp *dsp) in cs_dsp_halo_init() argument
2954 if (dsp->no_core_startstop) in cs_dsp_halo_init()
2955 dsp->ops = &cs_dsp_halo_ao_ops; in cs_dsp_halo_init()
2957 dsp->ops = &cs_dsp_halo_ops; in cs_dsp_halo_init()
2959 return cs_dsp_common_init(dsp); in cs_dsp_halo_init()
2965 * @dsp: pointer to DSP structure
2967 void cs_dsp_remove(struct cs_dsp *dsp) in cs_dsp_remove() argument
2971 while (!list_empty(&dsp->ctl_list)) { in cs_dsp_remove()
2972 ctl = list_first_entry(&dsp->ctl_list, struct cs_dsp_coeff_ctl, list); in cs_dsp_remove()
2974 if (dsp->client_ops->control_remove) in cs_dsp_remove()
2975 dsp->client_ops->control_remove(ctl); in cs_dsp_remove()
2984 * cs_dsp_read_raw_data_block() - Reads a block of data from DSP memory
2985 * @dsp: pointer to DSP structure
2986 * @mem_type: the type of DSP memory containing the data to be read
2991 * If this is used to read unpacked 24-bit memory, each 24-bit DSP word will
2997 int cs_dsp_read_raw_data_block(struct cs_dsp *dsp, int mem_type, unsigned int mem_addr, in cs_dsp_read_raw_data_block() argument
3000 struct cs_dsp_region const *mem = cs_dsp_find_region(dsp, mem_type); in cs_dsp_read_raw_data_block()
3004 lockdep_assert_held(&dsp->pwr_lock); in cs_dsp_read_raw_data_block()
3009 reg = dsp->ops->region_to_reg(mem, mem_addr); in cs_dsp_read_raw_data_block()
3011 ret = regmap_raw_read(dsp->regmap, reg, data, in cs_dsp_read_raw_data_block()
3021 * cs_dsp_read_data_word() - Reads a word from DSP memory
3022 * @dsp: pointer to DSP structure
3023 * @mem_type: the type of DSP memory containing the data to be read
3029 int cs_dsp_read_data_word(struct cs_dsp *dsp, int mem_type, unsigned int mem_addr, u32 *data) in cs_dsp_read_data_word() argument
3034 ret = cs_dsp_read_raw_data_block(dsp, mem_type, mem_addr, 1, &raw); in cs_dsp_read_data_word()
3045 * cs_dsp_write_data_word() - Writes a word to DSP memory
3046 * @dsp: pointer to DSP structure
3047 * @mem_type: the type of DSP memory containing the data to be written
3053 int cs_dsp_write_data_word(struct cs_dsp *dsp, int mem_type, unsigned int mem_addr, u32 data) in cs_dsp_write_data_word() argument
3055 struct cs_dsp_region const *mem = cs_dsp_find_region(dsp, mem_type); in cs_dsp_write_data_word()
3059 lockdep_assert_held(&dsp->pwr_lock); in cs_dsp_write_data_word()
3064 reg = dsp->ops->region_to_reg(mem, mem_addr); in cs_dsp_write_data_word()
3066 return regmap_raw_write(dsp->regmap, reg, &val, sizeof(val)); in cs_dsp_write_data_word()
3072 * @buf: buffer containing DSP words read from DSP memory
3075 * DSP words from the register map have pad bytes and the data bytes
3095 * cs_dsp_adsp2_bus_error() - Handle a DSP bus error interrupt
3096 * @dsp: pointer to DSP structure
3098 * The firmware and DSP state will be logged for future analysis.
3100 void cs_dsp_adsp2_bus_error(struct cs_dsp *dsp) in cs_dsp_adsp2_bus_error() argument
3103 struct regmap *regmap = dsp->regmap; in cs_dsp_adsp2_bus_error()
3106 mutex_lock(&dsp->pwr_lock); in cs_dsp_adsp2_bus_error()
3108 ret = regmap_read(regmap, dsp->base + ADSP2_LOCK_REGION_CTRL, &val); in cs_dsp_adsp2_bus_error()
3110 cs_dsp_err(dsp, in cs_dsp_adsp2_bus_error()
3116 cs_dsp_err(dsp, "watchdog timeout error\n"); in cs_dsp_adsp2_bus_error()
3117 dsp->ops->stop_watchdog(dsp); in cs_dsp_adsp2_bus_error()
3118 if (dsp->client_ops->watchdog_expired) in cs_dsp_adsp2_bus_error()
3119 dsp->client_ops->watchdog_expired(dsp); in cs_dsp_adsp2_bus_error()
3124 cs_dsp_err(dsp, "bus error: address error\n"); in cs_dsp_adsp2_bus_error()
3126 cs_dsp_err(dsp, "bus error: region lock error\n"); in cs_dsp_adsp2_bus_error()
3128 ret = regmap_read(regmap, dsp->base + ADSP2_BUS_ERR_ADDR, &val); in cs_dsp_adsp2_bus_error()
3130 cs_dsp_err(dsp, in cs_dsp_adsp2_bus_error()
3136 cs_dsp_err(dsp, "bus error address = 0x%x\n", in cs_dsp_adsp2_bus_error()
3140 dsp->base + ADSP2_PMEM_ERR_ADDR_XMEM_ERR_ADDR, in cs_dsp_adsp2_bus_error()
3143 cs_dsp_err(dsp, in cs_dsp_adsp2_bus_error()
3149 cs_dsp_err(dsp, "xmem error address = 0x%x\n", in cs_dsp_adsp2_bus_error()
3151 cs_dsp_err(dsp, "pmem error address = 0x%x\n", in cs_dsp_adsp2_bus_error()
3156 regmap_update_bits(regmap, dsp->base + ADSP2_LOCK_REGION_CTRL, in cs_dsp_adsp2_bus_error()
3160 mutex_unlock(&dsp->pwr_lock); in cs_dsp_adsp2_bus_error()
3165 * cs_dsp_halo_bus_error() - Handle a DSP bus error interrupt
3166 * @dsp: pointer to DSP structure
3168 * The firmware and DSP state will be logged for future analysis.
3170 void cs_dsp_halo_bus_error(struct cs_dsp *dsp) in cs_dsp_halo_bus_error() argument
3172 struct regmap *regmap = dsp->regmap; in cs_dsp_halo_bus_error()
3175 { dsp->base + HALO_MPU_XM_VIO_STATUS, 0x0 }, in cs_dsp_halo_bus_error()
3176 { dsp->base + HALO_MPU_YM_VIO_STATUS, 0x0 }, in cs_dsp_halo_bus_error()
3177 { dsp->base + HALO_MPU_PM_VIO_STATUS, 0x0 }, in cs_dsp_halo_bus_error()
3181 mutex_lock(&dsp->pwr_lock); in cs_dsp_halo_bus_error()
3183 ret = regmap_read(regmap, dsp->base_sysinfo + HALO_AHBM_WINDOW_DEBUG_1, in cs_dsp_halo_bus_error()
3186 cs_dsp_warn(dsp, "Failed to read AHB DEBUG_1: %d\n", ret); in cs_dsp_halo_bus_error()
3190 cs_dsp_warn(dsp, "AHB: STATUS: 0x%x ADDR: 0x%x\n", in cs_dsp_halo_bus_error()
3195 ret = regmap_read(regmap, dsp->base_sysinfo + HALO_AHBM_WINDOW_DEBUG_0, in cs_dsp_halo_bus_error()
3198 cs_dsp_warn(dsp, "Failed to read AHB DEBUG_0: %d\n", ret); in cs_dsp_halo_bus_error()
3202 cs_dsp_warn(dsp, "AHB: SYS_ADDR: 0x%x\n", *fault); in cs_dsp_halo_bus_error()
3204 ret = regmap_bulk_read(regmap, dsp->base + HALO_MPU_XM_VIO_ADDR, in cs_dsp_halo_bus_error()
3207 cs_dsp_warn(dsp, "Failed to read MPU fault info: %d\n", ret); in cs_dsp_halo_bus_error()
3211 cs_dsp_warn(dsp, "XM: STATUS:0x%x ADDR:0x%x\n", fault[1], fault[0]); in cs_dsp_halo_bus_error()
3212 cs_dsp_warn(dsp, "YM: STATUS:0x%x ADDR:0x%x\n", fault[3], fault[2]); in cs_dsp_halo_bus_error()
3213 cs_dsp_warn(dsp, "PM: STATUS:0x%x ADDR:0x%x\n", fault[5], fault[4]); in cs_dsp_halo_bus_error()
3215 ret = regmap_multi_reg_write(dsp->regmap, clear, ARRAY_SIZE(clear)); in cs_dsp_halo_bus_error()
3217 cs_dsp_warn(dsp, "Failed to clear MPU status: %d\n", ret); in cs_dsp_halo_bus_error()
3220 mutex_unlock(&dsp->pwr_lock); in cs_dsp_halo_bus_error()
3225 * cs_dsp_halo_wdt_expire() - Handle DSP watchdog expiry
3226 * @dsp: pointer to DSP structure
3230 void cs_dsp_halo_wdt_expire(struct cs_dsp *dsp) in cs_dsp_halo_wdt_expire() argument
3232 mutex_lock(&dsp->pwr_lock); in cs_dsp_halo_wdt_expire()
3234 cs_dsp_warn(dsp, "WDT Expiry Fault\n"); in cs_dsp_halo_wdt_expire()
3236 dsp->ops->stop_watchdog(dsp); in cs_dsp_halo_wdt_expire()
3237 if (dsp->client_ops->watchdog_expired) in cs_dsp_halo_wdt_expire()
3238 dsp->client_ops->watchdog_expired(dsp); in cs_dsp_halo_wdt_expire()
3240 mutex_unlock(&dsp->pwr_lock); in cs_dsp_halo_wdt_expire()
3332 * cs_dsp_chunk_write() - Format data to a DSP memory chunk
3337 * This function sequentially writes values into the format required for DSP
3339 * big endian. Note that data is only committed to the chunk when a whole DSP
3378 * As cs_dsp_chunk_write only writes data when a whole DSP word is ready to
3380 * function will pad that data with zeros upto a whole DSP word and write out.
3394 * cs_dsp_chunk_read() - Parse data from a DSP memory chunk
3398 * This function sequentially reads values from a DSP memory formatted buffer,
3435 MODULE_DESCRIPTION("Cirrus Logic DSP Support");