Lines Matching full:vin
3 * Driver for Renesas R-Car VIN
19 #include "rcar-vin.h"
25 /* Register offsets for R-Car VIN */
78 /* Register bit fields for R-Car VIN */
147 static void rvin_write(struct rvin_dev *vin, u32 value, u32 offset) in rvin_write() argument
149 iowrite32(value, vin->base + offset); in rvin_write()
152 static u32 rvin_read(struct rvin_dev *vin, u32 offset) in rvin_read() argument
154 return ioread32(vin->base + offset); in rvin_read()
479 static void rvin_set_coeff(struct rvin_dev *vin, unsigned short xs) in rvin_set_coeff() argument
500 rvin_write(vin, p_set->coeff_set[0], VNC1A_REG); in rvin_set_coeff()
501 rvin_write(vin, p_set->coeff_set[1], VNC1B_REG); in rvin_set_coeff()
502 rvin_write(vin, p_set->coeff_set[2], VNC1C_REG); in rvin_set_coeff()
504 rvin_write(vin, p_set->coeff_set[3], VNC2A_REG); in rvin_set_coeff()
505 rvin_write(vin, p_set->coeff_set[4], VNC2B_REG); in rvin_set_coeff()
506 rvin_write(vin, p_set->coeff_set[5], VNC2C_REG); in rvin_set_coeff()
508 rvin_write(vin, p_set->coeff_set[6], VNC3A_REG); in rvin_set_coeff()
509 rvin_write(vin, p_set->coeff_set[7], VNC3B_REG); in rvin_set_coeff()
510 rvin_write(vin, p_set->coeff_set[8], VNC3C_REG); in rvin_set_coeff()
512 rvin_write(vin, p_set->coeff_set[9], VNC4A_REG); in rvin_set_coeff()
513 rvin_write(vin, p_set->coeff_set[10], VNC4B_REG); in rvin_set_coeff()
514 rvin_write(vin, p_set->coeff_set[11], VNC4C_REG); in rvin_set_coeff()
516 rvin_write(vin, p_set->coeff_set[12], VNC5A_REG); in rvin_set_coeff()
517 rvin_write(vin, p_set->coeff_set[13], VNC5B_REG); in rvin_set_coeff()
518 rvin_write(vin, p_set->coeff_set[14], VNC5C_REG); in rvin_set_coeff()
520 rvin_write(vin, p_set->coeff_set[15], VNC6A_REG); in rvin_set_coeff()
521 rvin_write(vin, p_set->coeff_set[16], VNC6B_REG); in rvin_set_coeff()
522 rvin_write(vin, p_set->coeff_set[17], VNC6C_REG); in rvin_set_coeff()
524 rvin_write(vin, p_set->coeff_set[18], VNC7A_REG); in rvin_set_coeff()
525 rvin_write(vin, p_set->coeff_set[19], VNC7B_REG); in rvin_set_coeff()
526 rvin_write(vin, p_set->coeff_set[20], VNC7C_REG); in rvin_set_coeff()
528 rvin_write(vin, p_set->coeff_set[21], VNC8A_REG); in rvin_set_coeff()
529 rvin_write(vin, p_set->coeff_set[22], VNC8B_REG); in rvin_set_coeff()
530 rvin_write(vin, p_set->coeff_set[23], VNC8C_REG); in rvin_set_coeff()
533 static void rvin_crop_scale_comp_gen2(struct rvin_dev *vin) in rvin_crop_scale_comp_gen2() argument
539 crop_height = vin->crop.height; in rvin_crop_scale_comp_gen2()
540 if (V4L2_FIELD_HAS_BOTH(vin->format.field)) in rvin_crop_scale_comp_gen2()
544 if (crop_height != vin->compose.height) in rvin_crop_scale_comp_gen2()
545 ys = (4096 * crop_height) / vin->compose.height; in rvin_crop_scale_comp_gen2()
546 rvin_write(vin, ys, VNYS_REG); in rvin_crop_scale_comp_gen2()
549 if (vin->crop.width != vin->compose.width) in rvin_crop_scale_comp_gen2()
550 xs = (4096 * vin->crop.width) / vin->compose.width; in rvin_crop_scale_comp_gen2()
556 rvin_write(vin, xs, VNXS_REG); in rvin_crop_scale_comp_gen2()
562 rvin_set_coeff(vin, xs); in rvin_crop_scale_comp_gen2()
565 rvin_write(vin, 0, VNSPPOC_REG); in rvin_crop_scale_comp_gen2()
566 rvin_write(vin, 0, VNSLPOC_REG); in rvin_crop_scale_comp_gen2()
567 rvin_write(vin, vin->format.width - 1, VNEPPOC_REG); in rvin_crop_scale_comp_gen2()
569 if (V4L2_FIELD_HAS_BOTH(vin->format.field)) in rvin_crop_scale_comp_gen2()
570 rvin_write(vin, vin->format.height / 2 - 1, VNELPOC_REG); in rvin_crop_scale_comp_gen2()
572 rvin_write(vin, vin->format.height - 1, VNELPOC_REG); in rvin_crop_scale_comp_gen2()
574 vin_dbg(vin, in rvin_crop_scale_comp_gen2()
576 vin->crop.width, vin->crop.height, vin->crop.left, in rvin_crop_scale_comp_gen2()
577 vin->crop.top, ys, xs, vin->format.width, vin->format.height, in rvin_crop_scale_comp_gen2()
581 void rvin_crop_scale_comp(struct rvin_dev *vin) in rvin_crop_scale_comp() argument
587 rvin_write(vin, vin->crop.left, VNSPPRC_REG); in rvin_crop_scale_comp()
588 rvin_write(vin, vin->crop.left + vin->crop.width - 1, VNEPPRC_REG); in rvin_crop_scale_comp()
589 rvin_write(vin, vin->crop.top, VNSLPRC_REG); in rvin_crop_scale_comp()
590 rvin_write(vin, vin->crop.top + vin->crop.height - 1, VNELPRC_REG); in rvin_crop_scale_comp()
593 if (vin->info->model != RCAR_GEN3) in rvin_crop_scale_comp()
594 rvin_crop_scale_comp_gen2(vin); in rvin_crop_scale_comp()
596 fmt = rvin_format_from_pixel(vin, vin->format.pixelformat); in rvin_crop_scale_comp()
597 stride = vin->format.bytesperline / fmt->bpp; in rvin_crop_scale_comp()
602 switch (vin->format.pixelformat) { in rvin_crop_scale_comp()
613 rvin_write(vin, stride, VNIS_REG); in rvin_crop_scale_comp()
620 static int rvin_setup(struct rvin_dev *vin) in rvin_setup() argument
625 switch (vin->format.field) { in rvin_setup()
636 if (!vin->info->use_mc && vin->std & V4L2_STD_525_60) in rvin_setup()
660 switch (vin->mbus_code) { in rvin_setup()
672 if (!vin->is_csi && in rvin_setup()
673 vin->parallel->mbus_type == V4L2_MBUS_BT656) in rvin_setup()
685 if (!vin->is_csi && in rvin_setup()
686 vin->parallel->mbus_type == V4L2_MBUS_BT656) in rvin_setup()
704 if (vin->info->model == RCAR_GEN3) in rvin_setup()
709 if (!vin->is_csi) { in rvin_setup()
711 if (!(vin->parallel->bus.flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)) in rvin_setup()
715 if (!(vin->parallel->bus.flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)) in rvin_setup()
719 if (vin->parallel->bus.flags & V4L2_MBUS_DATA_ENABLE_LOW) in rvin_setup()
722 switch (vin->mbus_code) { in rvin_setup()
724 if (vin->parallel->bus.bus_width == 8 && in rvin_setup()
725 vin->parallel->bus.data_shift == 8) in rvin_setup()
736 switch (vin->format.pixelformat) { in rvin_setup()
739 rvin_write(vin, in rvin_setup()
740 ALIGN(vin->format.bytesperline * vin->format.height, in rvin_setup()
742 dmr = vin->format.pixelformat == V4L2_PIX_FMT_NV12 ? in rvin_setup()
765 dmr = (vin->alpha ? VNDMR_ABIT : 0) | VNDMR_DTMD_ARGB; in rvin_setup()
768 dmr = VNDMR_A8BIT(vin->alpha) | VNDMR_EXRGB | VNDMR_DTMD_ARGB; in rvin_setup()
777 vin_err(vin, "Invalid pixelformat (0x%x)\n", in rvin_setup()
778 vin->format.pixelformat); in rvin_setup()
789 if (vin->info->model == RCAR_GEN3) { in rvin_setup()
791 if (vin->is_csi) in rvin_setup()
801 rvin_write(vin, interrupts, VNINTS_REG); in rvin_setup()
803 rvin_write(vin, interrupts, VNIE_REG); in rvin_setup()
805 rvin_write(vin, dmr, VNDMR_REG); in rvin_setup()
806 rvin_write(vin, dmr2, VNDMR2_REG); in rvin_setup()
809 rvin_write(vin, vnmc | VNMC_ME, VNMC_REG); in rvin_setup()
814 static void rvin_disable_interrupts(struct rvin_dev *vin) in rvin_disable_interrupts() argument
816 rvin_write(vin, 0, VNIE_REG); in rvin_disable_interrupts()
819 static u32 rvin_get_interrupt_status(struct rvin_dev *vin) in rvin_get_interrupt_status() argument
821 return rvin_read(vin, VNINTS_REG); in rvin_get_interrupt_status()
824 static void rvin_ack_interrupt(struct rvin_dev *vin) in rvin_ack_interrupt() argument
826 rvin_write(vin, rvin_read(vin, VNINTS_REG), VNINTS_REG); in rvin_ack_interrupt()
829 static bool rvin_capture_active(struct rvin_dev *vin) in rvin_capture_active() argument
831 return rvin_read(vin, VNMS_REG) & VNMS_CA; in rvin_capture_active()
834 static enum v4l2_field rvin_get_active_field(struct rvin_dev *vin, u32 vnms) in rvin_get_active_field() argument
836 if (vin->format.field == V4L2_FIELD_ALTERNATE) { in rvin_get_active_field()
843 return vin->format.field; in rvin_get_active_field()
846 static void rvin_set_slot_addr(struct rvin_dev *vin, int slot, dma_addr_t addr) in rvin_set_slot_addr() argument
852 fmt = rvin_format_from_pixel(vin, vin->format.pixelformat); in rvin_set_slot_addr()
858 offsetx = vin->compose.left * fmt->bpp; in rvin_set_slot_addr()
859 offsety = vin->compose.top * vin->format.bytesperline; in rvin_set_slot_addr()
869 rvin_write(vin, offset, VNMB_REG(slot)); in rvin_set_slot_addr()
878 static void rvin_fill_hw_slot(struct rvin_dev *vin, int slot) in rvin_fill_hw_slot() argument
886 if (WARN_ON(vin->buf_hw[slot].buffer)) in rvin_fill_hw_slot()
891 if (vin->buf_hw[prev].type == HALF_TOP) { in rvin_fill_hw_slot()
892 vbuf = vin->buf_hw[prev].buffer; in rvin_fill_hw_slot()
893 vin->buf_hw[slot].buffer = vbuf; in rvin_fill_hw_slot()
894 vin->buf_hw[slot].type = HALF_BOTTOM; in rvin_fill_hw_slot()
895 switch (vin->format.pixelformat) { in rvin_fill_hw_slot()
898 phys_addr = vin->buf_hw[prev].phys + in rvin_fill_hw_slot()
899 vin->format.sizeimage / 4; in rvin_fill_hw_slot()
902 phys_addr = vin->buf_hw[prev].phys + in rvin_fill_hw_slot()
903 vin->format.sizeimage / 2; in rvin_fill_hw_slot()
906 } else if (list_empty(&vin->buf_list)) { in rvin_fill_hw_slot()
907 vin->buf_hw[slot].buffer = NULL; in rvin_fill_hw_slot()
908 vin->buf_hw[slot].type = FULL; in rvin_fill_hw_slot()
909 phys_addr = vin->scratch_phys; in rvin_fill_hw_slot()
912 buf = list_entry(vin->buf_list.next, struct rvin_buffer, list); in rvin_fill_hw_slot()
915 vin->buf_hw[slot].buffer = vbuf; in rvin_fill_hw_slot()
917 vin->buf_hw[slot].type = in rvin_fill_hw_slot()
918 V4L2_FIELD_IS_SEQUENTIAL(vin->format.field) ? in rvin_fill_hw_slot()
925 vin_dbg(vin, "Filling HW slot: %d type: %d buffer: %p\n", in rvin_fill_hw_slot()
926 slot, vin->buf_hw[slot].type, vin->buf_hw[slot].buffer); in rvin_fill_hw_slot()
928 vin->buf_hw[slot].phys = phys_addr; in rvin_fill_hw_slot()
929 rvin_set_slot_addr(vin, slot, phys_addr); in rvin_fill_hw_slot()
932 static int rvin_capture_start(struct rvin_dev *vin) in rvin_capture_start() argument
937 vin->buf_hw[slot].buffer = NULL; in rvin_capture_start()
938 vin->buf_hw[slot].type = FULL; in rvin_capture_start()
942 rvin_fill_hw_slot(vin, slot); in rvin_capture_start()
944 rvin_crop_scale_comp(vin); in rvin_capture_start()
946 ret = rvin_setup(vin); in rvin_capture_start()
950 vin_dbg(vin, "Starting to capture\n"); in rvin_capture_start()
953 rvin_write(vin, VNFC_C_FRAME, VNFC_REG); in rvin_capture_start()
955 vin->state = STARTING; in rvin_capture_start()
960 static void rvin_capture_stop(struct rvin_dev *vin) in rvin_capture_stop() argument
963 rvin_write(vin, 0, VNFC_REG); in rvin_capture_stop()
966 rvin_write(vin, rvin_read(vin, VNMC_REG) & ~VNMC_ME, VNMC_REG); in rvin_capture_stop()
978 struct rvin_dev *vin = data; in rvin_irq() local
984 spin_lock_irqsave(&vin->qlock, flags); in rvin_irq()
986 int_status = rvin_get_interrupt_status(vin); in rvin_irq()
990 rvin_ack_interrupt(vin); in rvin_irq()
994 if (vin->state == STOPPED) { in rvin_irq()
995 vin_dbg(vin, "IRQ while state stopped\n"); in rvin_irq()
1000 if (vin->state == STOPPING) { in rvin_irq()
1001 vin_dbg(vin, "IRQ while state stopping\n"); in rvin_irq()
1006 vnms = rvin_read(vin, VNMS_REG); in rvin_irq()
1013 if (vin->state == STARTING) { in rvin_irq()
1015 vin_dbg(vin, "Starting sync slot: %d\n", slot); in rvin_irq()
1019 vin_dbg(vin, "Capture start synced!\n"); in rvin_irq()
1020 vin->state = RUNNING; in rvin_irq()
1024 if (vin->buf_hw[slot].buffer) { in rvin_irq()
1029 if (vin->buf_hw[slot].type == HALF_TOP) { in rvin_irq()
1030 vin->buf_hw[slot].buffer = NULL; in rvin_irq()
1031 rvin_fill_hw_slot(vin, slot); in rvin_irq()
1035 vin->buf_hw[slot].buffer->field = in rvin_irq()
1036 rvin_get_active_field(vin, vnms); in rvin_irq()
1037 vin->buf_hw[slot].buffer->sequence = vin->sequence; in rvin_irq()
1038 vin->buf_hw[slot].buffer->vb2_buf.timestamp = ktime_get_ns(); in rvin_irq()
1039 vb2_buffer_done(&vin->buf_hw[slot].buffer->vb2_buf, in rvin_irq()
1041 vin->buf_hw[slot].buffer = NULL; in rvin_irq()
1044 vin_dbg(vin, "Dropping frame %u\n", vin->sequence); in rvin_irq()
1047 vin->sequence++; in rvin_irq()
1050 rvin_fill_hw_slot(vin, slot); in rvin_irq()
1052 spin_unlock_irqrestore(&vin->qlock, flags); in rvin_irq()
1058 static void return_all_buffers(struct rvin_dev *vin, in return_all_buffers() argument
1066 freed[i] = vin->buf_hw[i].buffer; in return_all_buffers()
1067 vin->buf_hw[i].buffer = NULL; in return_all_buffers()
1080 list_for_each_entry_safe(buf, node, &vin->buf_list, list) { in return_all_buffers()
1091 struct rvin_dev *vin = vb2_get_drv_priv(vq); in rvin_queue_setup() local
1095 return sizes[0] < vin->format.sizeimage ? -EINVAL : 0; in rvin_queue_setup()
1098 sizes[0] = vin->format.sizeimage; in rvin_queue_setup()
1105 struct rvin_dev *vin = vb2_get_drv_priv(vb->vb2_queue); in rvin_buffer_prepare() local
1106 unsigned long size = vin->format.sizeimage; in rvin_buffer_prepare()
1109 vin_err(vin, "buffer too small (%lu < %lu)\n", in rvin_buffer_prepare()
1122 struct rvin_dev *vin = vb2_get_drv_priv(vb->vb2_queue); in rvin_buffer_queue() local
1125 spin_lock_irqsave(&vin->qlock, flags); in rvin_buffer_queue()
1127 list_add_tail(to_buf_list(vbuf), &vin->buf_list); in rvin_buffer_queue()
1129 spin_unlock_irqrestore(&vin->qlock, flags); in rvin_buffer_queue()
1132 static int rvin_mc_validate_format(struct rvin_dev *vin, struct v4l2_subdev *sd, in rvin_mc_validate_format() argument
1151 if (vin->format.pixelformat != V4L2_PIX_FMT_SBGGR8) in rvin_mc_validate_format()
1155 if (vin->format.pixelformat != V4L2_PIX_FMT_SGBRG8) in rvin_mc_validate_format()
1159 if (vin->format.pixelformat != V4L2_PIX_FMT_SGRBG8) in rvin_mc_validate_format()
1163 if (vin->format.pixelformat != V4L2_PIX_FMT_SRGGB8) in rvin_mc_validate_format()
1169 vin->mbus_code = fmt.format.code; in rvin_mc_validate_format()
1183 switch (vin->format.field) { in rvin_mc_validate_format()
1194 /* Use VIN hardware to combine the two fields */ in rvin_mc_validate_format()
1205 if (fmt.format.width != vin->format.width || in rvin_mc_validate_format()
1206 fmt.format.height != vin->format.height || in rvin_mc_validate_format()
1207 fmt.format.code != vin->mbus_code) in rvin_mc_validate_format()
1213 static int rvin_set_stream(struct rvin_dev *vin, int on) in rvin_set_stream() argument
1222 if (!vin->info->use_mc) { in rvin_set_stream()
1223 ret = v4l2_subdev_call(vin->parallel->subdev, video, s_stream, in rvin_set_stream()
1229 pad = media_entity_remote_pad(&vin->pad); in rvin_set_stream()
1236 media_pipeline_stop(&vin->vdev.entity); in rvin_set_stream()
1240 ret = rvin_mc_validate_format(vin, sd, pad); in rvin_set_stream()
1246 * starts of multiple VIN instances as they might share in rvin_set_stream()
1250 mdev = vin->vdev.entity.graph_obj.mdev; in rvin_set_stream()
1252 pipe = sd->entity.pipe ? sd->entity.pipe : &vin->vdev.pipe; in rvin_set_stream()
1253 ret = __media_pipeline_start(&vin->vdev.entity, pipe); in rvin_set_stream()
1262 media_pipeline_stop(&vin->vdev.entity); in rvin_set_stream()
1269 struct rvin_dev *vin = vb2_get_drv_priv(vq); in rvin_start_streaming() local
1274 vin->scratch = dma_alloc_coherent(vin->dev, vin->format.sizeimage, in rvin_start_streaming()
1275 &vin->scratch_phys, GFP_KERNEL); in rvin_start_streaming()
1276 if (!vin->scratch) { in rvin_start_streaming()
1277 spin_lock_irqsave(&vin->qlock, flags); in rvin_start_streaming()
1278 return_all_buffers(vin, VB2_BUF_STATE_QUEUED); in rvin_start_streaming()
1279 spin_unlock_irqrestore(&vin->qlock, flags); in rvin_start_streaming()
1280 vin_err(vin, "Failed to allocate scratch buffer\n"); in rvin_start_streaming()
1284 ret = rvin_set_stream(vin, 1); in rvin_start_streaming()
1286 spin_lock_irqsave(&vin->qlock, flags); in rvin_start_streaming()
1287 return_all_buffers(vin, VB2_BUF_STATE_QUEUED); in rvin_start_streaming()
1288 spin_unlock_irqrestore(&vin->qlock, flags); in rvin_start_streaming()
1292 spin_lock_irqsave(&vin->qlock, flags); in rvin_start_streaming()
1294 vin->sequence = 0; in rvin_start_streaming()
1296 ret = rvin_capture_start(vin); in rvin_start_streaming()
1298 return_all_buffers(vin, VB2_BUF_STATE_QUEUED); in rvin_start_streaming()
1299 rvin_set_stream(vin, 0); in rvin_start_streaming()
1302 spin_unlock_irqrestore(&vin->qlock, flags); in rvin_start_streaming()
1305 dma_free_coherent(vin->dev, vin->format.sizeimage, vin->scratch, in rvin_start_streaming()
1306 vin->scratch_phys); in rvin_start_streaming()
1313 struct rvin_dev *vin = vb2_get_drv_priv(vq); in rvin_stop_streaming() local
1317 spin_lock_irqsave(&vin->qlock, flags); in rvin_stop_streaming()
1319 vin->state = STOPPING; in rvin_stop_streaming()
1324 rvin_capture_stop(vin); in rvin_stop_streaming()
1327 if (!rvin_capture_active(vin)) { in rvin_stop_streaming()
1328 vin->state = STOPPED; in rvin_stop_streaming()
1332 spin_unlock_irqrestore(&vin->qlock, flags); in rvin_stop_streaming()
1334 spin_lock_irqsave(&vin->qlock, flags); in rvin_stop_streaming()
1337 if (vin->state != STOPPED) { in rvin_stop_streaming()
1343 vin_err(vin, "Failed stop HW, something is seriously broken\n"); in rvin_stop_streaming()
1344 vin->state = STOPPED; in rvin_stop_streaming()
1348 return_all_buffers(vin, VB2_BUF_STATE_ERROR); in rvin_stop_streaming()
1350 spin_unlock_irqrestore(&vin->qlock, flags); in rvin_stop_streaming()
1352 rvin_set_stream(vin, 0); in rvin_stop_streaming()
1355 rvin_disable_interrupts(vin); in rvin_stop_streaming()
1358 dma_free_coherent(vin->dev, vin->format.sizeimage, vin->scratch, in rvin_stop_streaming()
1359 vin->scratch_phys); in rvin_stop_streaming()
1372 void rvin_dma_unregister(struct rvin_dev *vin) in rvin_dma_unregister() argument
1374 mutex_destroy(&vin->lock); in rvin_dma_unregister()
1376 v4l2_device_unregister(&vin->v4l2_dev); in rvin_dma_unregister()
1379 int rvin_dma_register(struct rvin_dev *vin, int irq) in rvin_dma_register() argument
1381 struct vb2_queue *q = &vin->queue; in rvin_dma_register()
1385 ret = v4l2_device_register(vin->dev, &vin->v4l2_dev); in rvin_dma_register()
1389 mutex_init(&vin->lock); in rvin_dma_register()
1390 INIT_LIST_HEAD(&vin->buf_list); in rvin_dma_register()
1392 spin_lock_init(&vin->qlock); in rvin_dma_register()
1394 vin->state = STOPPED; in rvin_dma_register()
1397 vin->buf_hw[i].buffer = NULL; in rvin_dma_register()
1402 q->lock = &vin->lock; in rvin_dma_register()
1403 q->drv_priv = vin; in rvin_dma_register()
1409 q->dev = vin->dev; in rvin_dma_register()
1413 vin_err(vin, "failed to initialize VB2 queue\n"); in rvin_dma_register()
1418 ret = devm_request_irq(vin->dev, irq, rvin_irq, IRQF_SHARED, in rvin_dma_register()
1419 KBUILD_MODNAME, vin); in rvin_dma_register()
1421 vin_err(vin, "failed to request irq\n"); in rvin_dma_register()
1427 rvin_dma_unregister(vin); in rvin_dma_register()
1438 * as it's only possible to do so when no VIN in the group is
1441 int rvin_set_channel_routing(struct rvin_dev *vin, u8 chsel) in rvin_set_channel_routing() argument
1446 ret = pm_runtime_get_sync(vin->dev); in rvin_set_channel_routing()
1448 pm_runtime_put_noidle(vin->dev); in rvin_set_channel_routing()
1453 vnmc = rvin_read(vin, VNMC_REG); in rvin_set_channel_routing()
1454 rvin_write(vin, vnmc & ~VNMC_VUP, VNMC_REG); in rvin_set_channel_routing()
1458 rvin_write(vin, ifmd, VNCSI_IFMD_REG); in rvin_set_channel_routing()
1460 vin_dbg(vin, "Set IFMD 0x%x\n", ifmd); in rvin_set_channel_routing()
1463 rvin_write(vin, vnmc, VNMC_REG); in rvin_set_channel_routing()
1465 pm_runtime_put(vin->dev); in rvin_set_channel_routing()
1470 void rvin_set_alpha(struct rvin_dev *vin, unsigned int alpha) in rvin_set_alpha() argument
1475 spin_lock_irqsave(&vin->qlock, flags); in rvin_set_alpha()
1477 vin->alpha = alpha; in rvin_set_alpha()
1479 if (vin->state == STOPPED) in rvin_set_alpha()
1482 switch (vin->format.pixelformat) { in rvin_set_alpha()
1484 dmr = rvin_read(vin, VNDMR_REG) & ~VNDMR_ABIT; in rvin_set_alpha()
1485 if (vin->alpha) in rvin_set_alpha()
1489 dmr = rvin_read(vin, VNDMR_REG) & ~VNDMR_A8BIT_MASK; in rvin_set_alpha()
1490 dmr |= VNDMR_A8BIT(vin->alpha); in rvin_set_alpha()
1496 rvin_write(vin, dmr, VNDMR_REG); in rvin_set_alpha()
1498 spin_unlock_irqrestore(&vin->qlock, flags); in rvin_set_alpha()