Lines Matching +full:write +full:- +full:enable
1 /* SPDX-License-Identifier: GPL-2.0 */
25 * of "escc" node (ie. ch-a or ch-b)
74 if (uap->flags & PMACZILOG_FLAG_IS_CHANNEL_A) in pmz_get_port_A()
76 return uap->mate; in pmz_get_port_A()
88 writeb(reg, port->control_reg); in read_zsreg()
89 return readb(port->control_reg); in read_zsreg()
95 writeb(reg, port->control_reg); in write_zsreg()
96 writeb(value, port->control_reg); in write_zsreg()
101 return readb(port->data_reg); in read_zsdata()
106 writeb(data, port->data_reg); in write_zsdata()
111 (void)readb(port->control_reg); in zssync()
118 #define BPS_TO_BRG(bps, freq) ((((freq) + (bps)) / (2 * (bps))) - 2)
126 /* Write Register 0 */
158 /* Write Register 1 */
160 #define EXT_INT_ENAB 0x1 /* Ext Int Enable */
161 #define TxINT_ENAB 0x2 /* Tx Int Enable */
172 #define WT_RDY_ENAB 0x80 /* Enable W/Req pin */
174 /* Write Register #2 (Interrupt Vector) */
176 /* Write Register 3 */
178 #define RxENABLE 0x1 /* Rx Enable */
181 #define RxCRC_ENAB 0x8 /* Rx CRC Enable */
190 /* Write Register 4 */
192 #define PAR_ENAB 0x1 /* Parity Enable */
195 #define SYNC_ENAB 0 /* Sync Modes Enable */
212 /* Write Register 5 */
214 #define TxCRC_ENAB 0x1 /* Tx CRC Enable */
216 #define SDLC_CRC 0x4 /* SDLC/CRC-16 */
217 #define TxENABLE 0x8 /* Tx Enable */
226 /* Write Register 6 (Sync bits 0-7/SDLC Address Field) */
228 /* Write Register 7 (Sync bits 8-15/SDLC 01111110) */
230 /* Write Register 7' (Some enhanced feature control) */
231 #define ENEXREAD 0x40 /* Enable read of some write registers */
233 /* Write Register 8 (transmit buffer) */
235 /* Write Register 9 (Master interrupt control) */
239 #define MIE 8 /* Master Interrupt Enable */
241 #define NORESET 0 /* No reset on write to R9 */
246 /* Write Register 10 (misc control bits) */
258 /* Write Register 11 (Clock Mode control) */
274 /* Write Register 12 (lower byte of baud rate generator time constant) */
276 /* Write Register 13 (upper byte of baud rate generator time constant) */
278 /* Write Register 14 (Misc control bits) */
279 #define BRENAB 1 /* Baud rate generator enable */
292 /* Write Register 15 (external/status interrupt control) */
293 #define EN85C30 1 /* Enable some 85c30-enhanced registers */
295 #define ENSTFIFO 4 /* Enable status FIFO (SDLC) */
330 /* Read Register 2 (channel b only) - Interrupt vector */
371 #define ZS_IS_CONS(UP) ((UP)->flags & PMACZILOG_FLAG_IS_CONS)
372 #define ZS_IS_KGDB(UP) ((UP)->flags & PMACZILOG_FLAG_IS_KGDB)
373 #define ZS_IS_CHANNEL_A(UP) ((UP)->flags & PMACZILOG_FLAG_IS_CHANNEL_A)
374 #define ZS_REGS_HELD(UP) ((UP)->flags & PMACZILOG_FLAG_REGS_HELD)
375 #define ZS_TX_STOPPED(UP) ((UP)->flags & PMACZILOG_FLAG_TX_STOPPED)
376 #define ZS_TX_ACTIVE(UP) ((UP)->flags & PMACZILOG_FLAG_TX_ACTIVE)
377 #define ZS_WANTS_MODEM_STATUS(UP) ((UP)->flags & PMACZILOG_FLAG_MODEM_STATUS)
378 #define ZS_IS_IRDA(UP) ((UP)->flags & PMACZILOG_FLAG_IS_IRDA)
379 #define ZS_IS_INTMODEM(UP) ((UP)->flags & PMACZILOG_FLAG_IS_INTMODEM)
380 #define ZS_HAS_DMA(UP) ((UP)->flags & PMACZILOG_FLAG_HAS_DMA)
381 #define ZS_IS_OPEN(UP) ((UP)->flags & PMACZILOG_FLAG_IS_OPEN)
382 #define ZS_IS_EXTCLK(UP) ((UP)->flags & PMACZILOG_FLAG_IS_EXTCLK)