Searched defs:dig_encoder_stream_setup_parameters_v1_5 (Results 1 – 2 of 2) sorted by relevance
3459 struct dig_encoder_stream_setup_parameters_v1_5 struct3461 uint8_t digid; // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid3462 uint8_t action; // = ATOM_ENOCODER_CMD_STREAM_SETUP3463 uint8_t digmode; // ATOM_ENCODER_MODE_DP/ATOM_ENCODER_MODE_DVI/ATOM_ENCODER_MODE_HDMI3464 uint8_t lanenum; // Lane number 3465 uint32_t pclk_10khz; // Pixel Clock in 10Khz3466 uint8_t bitpercolor;3467 …t8_t dplinkrate_270mhz;//= DP link rate/270Mhz, =6: 1.62G = 10: 2.7G, =20: 5.4Ghz, =30: 8.1Ghz etc3468 uint8_t reserved[2];
4262 struct dig_encoder_stream_setup_parameters_v1_5 struct4264 uint8_t digid; // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid4265 uint8_t action; // = ATOM_ENOCODER_CMD_STREAM_SETUP4266 uint8_t digmode; // ATOM_ENCODER_MODE_DP/ATOM_ENCODER_MODE_DVI/ATOM_ENCODER_MODE_HDMI4267 uint8_t lanenum; // Lane number 4268 uint32_t pclk_10khz; // Pixel Clock in 10Khz4269 uint8_t bitpercolor;4270 …t8_t dplinkrate_270mhz;//= DP link rate/270Mhz, =6: 1.62G = 10: 2.7G, =20: 5.4Ghz, =30: 8.1Ghz etc4271 uint8_t reserved[2];