• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3  * Broadcom AMBA Interconnect definitions.
4  *
5  * Copyright (C) 1999-2019, Broadcom.
6  *
7  *      Unless you and Broadcom execute a separate written software license
8  * agreement governing use of this software, this software is licensed to you
9  * under the terms of the GNU General Public License version 2 (the "GPL"),
10  * available at http://www.broadcom.com/licenses/GPLv2.php, with the
11  * following added to such license:
12  *
13  *      As a special exception, the copyright holders of this software give you
14  * permission to link this software with independent modules, and to copy and
15  * distribute the resulting executable under terms of your choice, provided that
16  * you also meet, for each linked independent module, the terms and conditions of
17  * the license of that module.  An independent module is a module which is not
18  * derived from this software.  The special exception does not apply to any
19  * modifications of the software.
20  *
21  *      Notwithstanding the above, under no circumstances may you combine this
22  * software in any way with any other Broadcom software provided under a license
23  * other than the GPL, without Broadcom's express prior written consent.
24  *
25  *
26  * <<Broadcom-WL-IPTag/Open:>>
27  *
28  * $Id: aidmp.h 617751 2016-02-08 09:04:22Z $
29  */
30 
31 #ifndef	_AIDMP_H
32 #define	_AIDMP_H
33 
34 /* Manufacturer Ids */
35 #define	MFGID_ARM		0x43b
36 #define	MFGID_BRCM		0x4bf
37 #define	MFGID_MIPS		0x4a7
38 
39 /* Component Classes */
40 #define	CC_SIM			0
41 #define	CC_EROM			1
42 #define	CC_CORESIGHT		9
43 #define	CC_VERIF		0xb
44 #define	CC_OPTIMO		0xd
45 #define	CC_GEN			0xe
46 #define	CC_PRIMECELL		0xf
47 
48 /* Enumeration ROM registers */
49 #define	ER_EROMENTRY		0x000
50 #define	ER_REMAPCONTROL		0xe00
51 #define	ER_REMAPSELECT		0xe04
52 #define	ER_MASTERSELECT		0xe10
53 #define	ER_ITCR			0xf00
54 #define	ER_ITIP			0xf04
55 
56 /* Erom entries */
57 #define	ER_TAG			0xe
58 #define	ER_TAG1			0x6
59 #define	ER_VALID		1
60 #define	ER_CI			0
61 #define	ER_MP			2
62 #define	ER_ADD			4
63 #define	ER_END			0xe
64 #define	ER_BAD			0xffffffff
65 #define	ER_SZ_MAX		4096 /* 4KB */
66 
67 /* EROM CompIdentA */
68 #define	CIA_MFG_MASK		0xfff00000
69 #define	CIA_MFG_SHIFT		20
70 #define	CIA_CID_MASK		0x000fff00
71 #define	CIA_CID_SHIFT		8
72 #define	CIA_CCL_MASK		0x000000f0
73 #define	CIA_CCL_SHIFT		4
74 
75 /* EROM CompIdentB */
76 #define	CIB_REV_MASK		0xff000000
77 #define	CIB_REV_SHIFT		24
78 #define	CIB_NSW_MASK		0x00f80000
79 #define	CIB_NSW_SHIFT		19
80 #define	CIB_NMW_MASK		0x0007c000
81 #define	CIB_NMW_SHIFT		14
82 #define	CIB_NSP_MASK		0x00003e00
83 #define	CIB_NSP_SHIFT		9
84 #define	CIB_NMP_MASK		0x000001f0
85 #define	CIB_NMP_SHIFT		4
86 
87 /* EROM MasterPortDesc */
88 #define	MPD_MUI_MASK		0x0000ff00
89 #define	MPD_MUI_SHIFT		8
90 #define	MPD_MP_MASK		0x000000f0
91 #define	MPD_MP_SHIFT		4
92 
93 /* EROM AddrDesc */
94 #define	AD_ADDR_MASK		0xfffff000
95 #define	AD_SP_MASK		0x00000f00
96 #define	AD_SP_SHIFT		8
97 #define	AD_ST_MASK		0x000000c0
98 #define	AD_ST_SHIFT		6
99 #define	AD_ST_SLAVE		0x00000000
100 #define	AD_ST_BRIDGE		0x00000040
101 #define	AD_ST_SWRAP		0x00000080
102 #define	AD_ST_MWRAP		0x000000c0
103 #define	AD_SZ_MASK		0x00000030
104 #define	AD_SZ_SHIFT		4
105 #define	AD_SZ_4K		0x00000000
106 #define	AD_SZ_8K		0x00000010
107 #define	AD_SZ_16K		0x00000020
108 #define	AD_SZ_SZD		0x00000030
109 #define	AD_AG32			0x00000008
110 #define	AD_ADDR_ALIGN		0x00000fff
111 #define	AD_SZ_BASE		0x00001000	/* 4KB */
112 
113 /* EROM SizeDesc */
114 #define	SD_SZ_MASK		0xfffff000
115 #define	SD_SG32			0x00000008
116 #define	SD_SZ_ALIGN		0x00000fff
117 
118 #if !defined(_LANGUAGE_ASSEMBLY) && !defined(__ASSEMBLY__)
119 
120 typedef volatile struct _aidmp {
121 	uint32	oobselina30;	/* 0x000 */
122 	uint32	oobselina74;	/* 0x004 */
123 	uint32	PAD[6];
124 	uint32	oobselinb30;	/* 0x020 */
125 	uint32	oobselinb74;	/* 0x024 */
126 	uint32	PAD[6];
127 	uint32	oobselinc30;	/* 0x040 */
128 	uint32	oobselinc74;	/* 0x044 */
129 	uint32	PAD[6];
130 	uint32	oobselind30;	/* 0x060 */
131 	uint32	oobselind74;	/* 0x064 */
132 	uint32	PAD[38];
133 	uint32	oobselouta30;	/* 0x100 */
134 	uint32	oobselouta74;	/* 0x104 */
135 	uint32	PAD[6];
136 	uint32	oobseloutb30;	/* 0x120 */
137 	uint32	oobseloutb74;	/* 0x124 */
138 	uint32	PAD[6];
139 	uint32	oobseloutc30;	/* 0x140 */
140 	uint32	oobseloutc74;	/* 0x144 */
141 	uint32	PAD[6];
142 	uint32	oobseloutd30;	/* 0x160 */
143 	uint32	oobseloutd74;	/* 0x164 */
144 	uint32	PAD[38];
145 	uint32	oobsynca;	/* 0x200 */
146 	uint32	oobseloutaen;	/* 0x204 */
147 	uint32	PAD[6];
148 	uint32	oobsyncb;	/* 0x220 */
149 	uint32	oobseloutben;	/* 0x224 */
150 	uint32	PAD[6];
151 	uint32	oobsyncc;	/* 0x240 */
152 	uint32	oobseloutcen;	/* 0x244 */
153 	uint32	PAD[6];
154 	uint32	oobsyncd;	/* 0x260 */
155 	uint32	oobseloutden;	/* 0x264 */
156 	uint32	PAD[38];
157 	uint32	oobaextwidth;	/* 0x300 */
158 	uint32	oobainwidth;	/* 0x304 */
159 	uint32	oobaoutwidth;	/* 0x308 */
160 	uint32	PAD[5];
161 	uint32	oobbextwidth;	/* 0x320 */
162 	uint32	oobbinwidth;	/* 0x324 */
163 	uint32	oobboutwidth;	/* 0x328 */
164 	uint32	PAD[5];
165 	uint32	oobcextwidth;	/* 0x340 */
166 	uint32	oobcinwidth;	/* 0x344 */
167 	uint32	oobcoutwidth;	/* 0x348 */
168 	uint32	PAD[5];
169 	uint32	oobdextwidth;	/* 0x360 */
170 	uint32	oobdinwidth;	/* 0x364 */
171 	uint32	oobdoutwidth;	/* 0x368 */
172 	uint32	PAD[37];
173 	uint32	ioctrlset;	/* 0x400 */
174 	uint32	ioctrlclear;	/* 0x404 */
175 	uint32	ioctrl;		/* 0x408 */
176 	uint32	PAD[61];
177 	uint32	iostatus;	/* 0x500 */
178 	uint32	PAD[127];
179 	uint32	ioctrlwidth;	/* 0x700 */
180 	uint32	iostatuswidth;	/* 0x704 */
181 	uint32	PAD[62];
182 	uint32	resetctrl;	/* 0x800 */
183 	uint32	resetstatus;	/* 0x804 */
184 	uint32	resetreadid;	/* 0x808 */
185 	uint32	resetwriteid;	/* 0x80c */
186 	uint32	PAD[60];
187 	uint32	errlogctrl;	/* 0x900 */
188 	uint32	errlogdone;	/* 0x904 */
189 	uint32	errlogstatus;	/* 0x908 */
190 	uint32	errlogaddrlo;	/* 0x90c */
191 	uint32	errlogaddrhi;	/* 0x910 */
192 	uint32	errlogid;	/* 0x914 */
193 	uint32	errloguser;	/* 0x918 */
194 	uint32	errlogflags;	/* 0x91c */
195 	uint32	PAD[56];
196 	uint32	intstatus;	/* 0xa00 */
197 	uint32	PAD[255];
198 	uint32	config;		/* 0xe00 */
199 	uint32	PAD[63];
200 	uint32	itcr;		/* 0xf00 */
201 	uint32	PAD[3];
202 	uint32	itipooba;	/* 0xf10 */
203 	uint32	itipoobb;	/* 0xf14 */
204 	uint32	itipoobc;	/* 0xf18 */
205 	uint32	itipoobd;	/* 0xf1c */
206 	uint32	PAD[4];
207 	uint32	itipoobaout;	/* 0xf30 */
208 	uint32	itipoobbout;	/* 0xf34 */
209 	uint32	itipoobcout;	/* 0xf38 */
210 	uint32	itipoobdout;	/* 0xf3c */
211 	uint32	PAD[4];
212 	uint32	itopooba;	/* 0xf50 */
213 	uint32	itopoobb;	/* 0xf54 */
214 	uint32	itopoobc;	/* 0xf58 */
215 	uint32	itopoobd;	/* 0xf5c */
216 	uint32	PAD[4];
217 	uint32	itopoobain;	/* 0xf70 */
218 	uint32	itopoobbin;	/* 0xf74 */
219 	uint32	itopoobcin;	/* 0xf78 */
220 	uint32	itopoobdin;	/* 0xf7c */
221 	uint32	PAD[4];
222 	uint32	itopreset;	/* 0xf90 */
223 	uint32	PAD[15];
224 	uint32	peripherialid4;	/* 0xfd0 */
225 	uint32	peripherialid5;	/* 0xfd4 */
226 	uint32	peripherialid6;	/* 0xfd8 */
227 	uint32	peripherialid7;	/* 0xfdc */
228 	uint32	peripherialid0;	/* 0xfe0 */
229 	uint32	peripherialid1;	/* 0xfe4 */
230 	uint32	peripherialid2;	/* 0xfe8 */
231 	uint32	peripherialid3;	/* 0xfec */
232 	uint32	componentid0;	/* 0xff0 */
233 	uint32	componentid1;	/* 0xff4 */
234 	uint32	componentid2;	/* 0xff8 */
235 	uint32	componentid3;	/* 0xffc */
236 } aidmp_t;
237 
238 #endif /* !_LANGUAGE_ASSEMBLY && !__ASSEMBLY__ */
239 
240 /* Out-of-band Router registers */
241 #define	OOB_BUSCONFIG		0x020
242 #define	OOB_STATUSA		0x100
243 #define	OOB_STATUSB		0x104
244 #define	OOB_STATUSC		0x108
245 #define	OOB_STATUSD		0x10c
246 #define	OOB_ENABLEA0		0x200
247 #define	OOB_ENABLEA1		0x204
248 #define	OOB_ENABLEA2		0x208
249 #define	OOB_ENABLEA3		0x20c
250 #define	OOB_ENABLEB0		0x280
251 #define	OOB_ENABLEB1		0x284
252 #define	OOB_ENABLEB2		0x288
253 #define	OOB_ENABLEB3		0x28c
254 #define	OOB_ENABLEC0		0x300
255 #define	OOB_ENABLEC1		0x304
256 #define	OOB_ENABLEC2		0x308
257 #define	OOB_ENABLEC3		0x30c
258 #define	OOB_ENABLED0		0x380
259 #define	OOB_ENABLED1		0x384
260 #define	OOB_ENABLED2		0x388
261 #define	OOB_ENABLED3		0x38c
262 #define	OOB_ITCR		0xf00
263 #define	OOB_ITIPOOBA		0xf10
264 #define	OOB_ITIPOOBB		0xf14
265 #define	OOB_ITIPOOBC		0xf18
266 #define	OOB_ITIPOOBD		0xf1c
267 #define	OOB_ITOPOOBA		0xf30
268 #define	OOB_ITOPOOBB		0xf34
269 #define	OOB_ITOPOOBC		0xf38
270 #define	OOB_ITOPOOBD		0xf3c
271 
272 /* DMP wrapper registers */
273 #define	AI_OOBSELINA30		0x000
274 #define	AI_OOBSELINA74		0x004
275 #define	AI_OOBSELINB30		0x020
276 #define	AI_OOBSELINB74		0x024
277 #define	AI_OOBSELINC30		0x040
278 #define	AI_OOBSELINC74		0x044
279 #define	AI_OOBSELIND30		0x060
280 #define	AI_OOBSELIND74		0x064
281 #define	AI_OOBSELOUTA30		0x100
282 #define	AI_OOBSELOUTA74		0x104
283 #define	AI_OOBSELOUTB30		0x120
284 #define	AI_OOBSELOUTB74		0x124
285 #define	AI_OOBSELOUTC30		0x140
286 #define	AI_OOBSELOUTC74		0x144
287 #define	AI_OOBSELOUTD30		0x160
288 #define	AI_OOBSELOUTD74		0x164
289 #define	AI_OOBSYNCA		0x200
290 #define	AI_OOBSELOUTAEN		0x204
291 #define	AI_OOBSYNCB		0x220
292 #define	AI_OOBSELOUTBEN		0x224
293 #define	AI_OOBSYNCC		0x240
294 #define	AI_OOBSELOUTCEN		0x244
295 #define	AI_OOBSYNCD		0x260
296 #define	AI_OOBSELOUTDEN		0x264
297 #define	AI_OOBAEXTWIDTH		0x300
298 #define	AI_OOBAINWIDTH		0x304
299 #define	AI_OOBAOUTWIDTH		0x308
300 #define	AI_OOBBEXTWIDTH		0x320
301 #define	AI_OOBBINWIDTH		0x324
302 #define	AI_OOBBOUTWIDTH		0x328
303 #define	AI_OOBCEXTWIDTH		0x340
304 #define	AI_OOBCINWIDTH		0x344
305 #define	AI_OOBCOUTWIDTH		0x348
306 #define	AI_OOBDEXTWIDTH		0x360
307 #define	AI_OOBDINWIDTH		0x364
308 #define	AI_OOBDOUTWIDTH		0x368
309 
310 #define	AI_IOCTRLSET		0x400
311 #define	AI_IOCTRLCLEAR		0x404
312 #define	AI_IOCTRL		0x408
313 #define	AI_IOSTATUS		0x500
314 #define	AI_RESETCTRL		0x800
315 #define	AI_RESETSTATUS		0x804
316 
317 #define	AI_IOCTRLWIDTH		0x700
318 #define	AI_IOSTATUSWIDTH	0x704
319 
320 #define	AI_RESETREADID		0x808
321 #define	AI_RESETWRITEID		0x80c
322 #define	AI_ERRLOGCTRL		0x900
323 #define	AI_ERRLOGDONE		0x904
324 #define	AI_ERRLOGSTATUS		0x908
325 #define	AI_ERRLOGADDRLO		0x90c
326 #define	AI_ERRLOGADDRHI		0x910
327 #define	AI_ERRLOGID		0x914
328 #define	AI_ERRLOGUSER		0x918
329 #define	AI_ERRLOGFLAGS		0x91c
330 #define	AI_INTSTATUS		0xa00
331 #define	AI_CONFIG		0xe00
332 #define	AI_ITCR			0xf00
333 #define	AI_ITIPOOBA		0xf10
334 #define	AI_ITIPOOBB		0xf14
335 #define	AI_ITIPOOBC		0xf18
336 #define	AI_ITIPOOBD		0xf1c
337 #define	AI_ITIPOOBAOUT		0xf30
338 #define	AI_ITIPOOBBOUT		0xf34
339 #define	AI_ITIPOOBCOUT		0xf38
340 #define	AI_ITIPOOBDOUT		0xf3c
341 #define	AI_ITOPOOBA		0xf50
342 #define	AI_ITOPOOBB		0xf54
343 #define	AI_ITOPOOBC		0xf58
344 #define	AI_ITOPOOBD		0xf5c
345 #define	AI_ITOPOOBAIN		0xf70
346 #define	AI_ITOPOOBBIN		0xf74
347 #define	AI_ITOPOOBCIN		0xf78
348 #define	AI_ITOPOOBDIN		0xf7c
349 #define	AI_ITOPRESET		0xf90
350 #define	AI_PERIPHERIALID4	0xfd0
351 #define	AI_PERIPHERIALID5	0xfd4
352 #define	AI_PERIPHERIALID6	0xfd8
353 #define	AI_PERIPHERIALID7	0xfdc
354 #define	AI_PERIPHERIALID0	0xfe0
355 #define	AI_PERIPHERIALID1	0xfe4
356 #define	AI_PERIPHERIALID2	0xfe8
357 #define	AI_PERIPHERIALID3	0xfec
358 #define	AI_COMPONENTID0		0xff0
359 #define	AI_COMPONENTID1		0xff4
360 #define	AI_COMPONENTID2		0xff8
361 #define	AI_COMPONENTID3		0xffc
362 
363 /* resetctrl */
364 #define	AIRC_RESET		1
365 
366 /* errlogctrl */
367 #define AIELC_TO_EXP_MASK	0x0000001f0		/* backplane timeout exponent */
368 #define AIELC_TO_EXP_SHIFT	4
369 #define AIELC_TO_ENAB_SHIFT	9			/* backplane timeout enable */
370 
371 /* errlogdone */
372 #define AIELD_ERRDONE_MASK	0x3
373 
374 /* errlogstatus */
375 #define AIELS_SLAVE_ERR         0x1
376 #define AIELS_TIMEOUT           0x2
377 #define AIELS_DECODE            0x3
378 #define AIELS_TIMEOUT_MASK      0x3
379 
380 /* errorlog status bit map, for SW use */
381 #define AXI_WRAP_STS_NONE		(0)
382 #define AXI_WRAP_STS_TIMEOUT		(1<<0)
383 #define AXI_WRAP_STS_SLAVE_ERR		(1<<1)
384 #define AXI_WRAP_STS_DECODE_ERR		(1<<2)
385 #define AXI_WRAP_STS_PCI_RD_ERR		(1<<3)
386 #define AXI_WRAP_STS_WRAP_RD_ERR	(1<<4)
387 #define AXI_WRAP_STS_SET_CORE_FAIL	(1<<5)
388 
389 /* errlogFrags */
390 #define AXI_ERRLOG_FLAGS_WRITE_REQ	(1<<24)
391 
392 /* config */
393 #define	AICFG_OOB		0x00000020
394 #define	AICFG_IOS		0x00000010
395 #define	AICFG_IOC		0x00000008
396 #define	AICFG_TO		0x00000004
397 #define	AICFG_ERRL		0x00000002
398 #define	AICFG_RST		0x00000001
399 
400 /* bit defines for AI_OOBSELOUTB74 reg */
401 #define OOB_SEL_OUTEN_B_5	15
402 #define OOB_SEL_OUTEN_B_6	23
403 
404 /* AI_OOBSEL for A/B/C/D, 0-7 */
405 #define AI_OOBSEL_MASK		0x1F
406 #define AI_OOBSEL_0_SHIFT	0
407 #define AI_OOBSEL_1_SHIFT	8
408 #define AI_OOBSEL_2_SHIFT	16
409 #define AI_OOBSEL_3_SHIFT	24
410 #define AI_OOBSEL_4_SHIFT	0
411 #define AI_OOBSEL_5_SHIFT	8
412 #define AI_OOBSEL_6_SHIFT	16
413 #define AI_OOBSEL_7_SHIFT	24
414 #define AI_IOCTRL_ENABLE_D11_PME	(1 << 14)
415 
416 /* bit Specific for AI_OOBSELOUTB30 */
417 #define OOB_B_ALP_REQUEST 0
418 #define OOB_B_HT_REQUEST 1
419 #define OOB_B_ILP_REQUEST 2
420 #define OOB_B_ALP_AVAIL_REQUEST 3
421 #define OOB_B_HT_AVAIL_REQUEST 4
422 
423 /* mask for interrupts from each core to wrapper */
424 #define AI_OOBSELINA74_CORE_MASK       0x80808080
425 #define AI_OOBSELINA30_CORE_MASK       0x80808080
426 
427 /* axi id mask in the error log id */
428 #define AI_ERRLOGID_AXI_ID_MASK 0x07
429 
430 #endif	/* _AIDMP_H */
431