| /kernel/linux/linux-5.10/arch/arm/mach-pxa/ |
| D | mp900.c | 33 __asm__ volatile ("0:\n" in isp116x_pfm_delay() 34 "subs %0, %1, #1\n" in isp116x_pfm_delay() 35 "bge 0b\n" in isp116x_pfm_delay() 37 :"0"(cyc) in isp116x_pfm_delay() 47 [0] = { 48 .start = 0x0d000000, 49 .end = 0x0d000000 + 1, 53 .start = 0x0d000000 + 4, 54 .end = 0x0d000000 + 5, 92 .atag_offset = 0x220100,
|
| /kernel/linux/linux-6.6/arch/powerpc/boot/dts/ |
| D | wii.dts | 20 /*/memreserve/ 0x10000000 0x0004000;*/ /* DSP RAM */ 34 reg = <0x00000000 0x01800000 /* MEM1 24MB 1T-SRAM */ 35 0x10000000 0x04000000>; /* MEM2 64MB GDDR3 */ 40 #size-cells = <0>; 42 PowerPC,broadway@0 { 44 reg = <0>; 60 ranges = <0x0c000000 0x0c000000 0x01000000 61 0x0d000000 0x0d000000 0x00800000 62 0x0d800000 0x0d800000 0x00800000>; 68 reg = <0x0c002000 0x100>; [all …]
|
| /kernel/linux/linux-5.10/arch/powerpc/boot/dts/ |
| D | wii.dts | 20 /*/memreserve/ 0x10000000 0x0004000;*/ /* DSP RAM */ 34 reg = <0x00000000 0x01800000 /* MEM1 24MB 1T-SRAM */ 35 0x10000000 0x04000000>; /* MEM2 64MB GDDR3 */ 40 #size-cells = <0>; 42 PowerPC,broadway@0 { 44 reg = <0>; 60 ranges = <0x0c000000 0x0c000000 0x01000000 61 0x0d000000 0x0d000000 0x00800000 62 0x0d800000 0x0d800000 0x00800000>; 68 reg = <0x0c002000 0x100>; [all …]
|
| /kernel/linux/linux-6.6/arch/arm64/boot/dts/ti/ |
| D | k3-j721e.dtsi | 25 #size-cells = <0>; 39 cpu0: cpu@0 { 41 reg = <0x000>; 44 i-cache-size = <0xC000>; 47 d-cache-size = <0x8000>; 55 reg = <0x001>; 58 i-cache-size = <0xC000>; 61 d-cache-size = <0x8000>; 72 cache-size = <0x100000>; 114 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ [all …]
|
| D | k3-am64.dtsi | 53 ranges = <0x00 0x000f4000 0x00 0x000f4000 0x00 0x000002d0>, /* PINCTRL */ 54 <0x00 0x00420000 0x00 0x00420000 0x00 0x00001000>, /* ESM0 */ 55 <0x00 0x00600000 0x00 0x00600000 0x00 0x00001100>, /* GPIO */ 56 <0x00 0x00a40000 0x00 0x00a40000 0x00 0x00000800>, /* Timesync router */ 57 <0x00 0x00b00000 0x00 0x00b00000 0x00 0x00002400>, /* VTM */ 58 <0x00 0x01000000 0x00 0x01000000 0x00 0x02330400>, /* First peripheral window */ 59 <0x00 0x08000000 0x00 0x08000000 0x00 0x00200000>, /* Main CPSW */ 60 <0x00 0x0d000000 0x00 0x0d000000 0x00 0x00800000>, /* PCIE_CORE */ 61 <0x00 0x0e000000 0x00 0x0e000000 0x00 0x00000100>, /* Main RTI0 */ 62 <0x00 0x0e010000 0x00 0x0e010000 0x00 0x00000100>, /* Main RTI1 */ [all …]
|
| D | k3-j784s4.dtsi | 26 #size-cells = <0>; 65 cpu0: cpu@0 { 67 reg = <0x000>; 70 i-cache-size = <0xc000>; 73 d-cache-size = <0x8000>; 81 reg = <0x001>; 84 i-cache-size = <0xc000>; 87 d-cache-size = <0x8000>; 95 reg = <0x002>; 98 i-cache-size = <0xc000>; [all …]
|
| D | k3-j721s2.dtsi | 29 #size-cells = <0>; 42 cpu0: cpu@0 { 44 reg = <0x000>; 47 i-cache-size = <0xc000>; 50 d-cache-size = <0x8000>; 58 reg = <0x001>; 61 i-cache-size = <0xc000>; 64 d-cache-size = <0x8000>; 75 cache-size = <0x100000>; 118 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ [all …]
|
| D | k3-j7200.dtsi | 25 #size-cells = <0>; 39 cpu0: cpu@0 { 41 reg = <0x000>; 44 i-cache-size = <0xc000>; 47 d-cache-size = <0x8000>; 55 reg = <0x001>; 58 i-cache-size = <0xc000>; 61 d-cache-size = <0x8000>; 72 cache-size = <0x100000>; 113 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ [all …]
|
| /kernel/linux/linux-5.10/arch/sh/configs/ |
| D | hp6xx_defconfig | 9 CONFIG_MEMORY_START=0x0d000000 10 CONFIG_MEMORY_SIZE=0x00400000
|
| /kernel/linux/linux-6.6/arch/sh/configs/ |
| D | hp6xx_defconfig | 8 CONFIG_MEMORY_START=0x0d000000 9 CONFIG_MEMORY_SIZE=0x00400000
|
| /kernel/linux/linux-6.6/arch/xtensa/boot/dts/ |
| D | csp.dts | 11 …bootargs = "earlycon=cdns,0xfd000000,115200 console=tty0 console=ttyPS0,115200 root=/dev/ram0 rw e… 14 memory@0 { 16 reg = <0x00000000 0x40000000>; 21 #size-cells = <0>; 22 cpu@0 { 24 reg = <0>; 36 #clock-cells = <0>; 45 ranges = <0x00000000 0xf0000000 0x10000000>; 47 uart0: serial@0d000000 { 51 reg = <0x0d000000 0x1000>; [all …]
|
| /kernel/linux/linux-5.10/arch/xtensa/boot/dts/ |
| D | csp.dts | 11 …bootargs = "earlycon=cdns,0xfd000000,115200 console=tty0 console=ttyPS0,115200 root=/dev/ram0 rw e… 14 memory@0 { 16 reg = <0x00000000 0x40000000>; 21 #size-cells = <0>; 22 cpu@0 { 24 reg = <0>; 36 #clock-cells = <0>; 45 ranges = <0x00000000 0xf0000000 0x10000000>; 47 uart0: serial@0d000000 { 51 reg = <0x0d000000 0x1000>; [all …]
|
| /kernel/linux/linux-5.10/arch/arm64/boot/dts/ti/ |
| D | k3-j721e.dtsi | 40 #size-cells = <0>; 54 cpu0: cpu@0 { 56 reg = <0x000>; 59 i-cache-size = <0xC000>; 62 d-cache-size = <0x8000>; 70 reg = <0x001>; 73 i-cache-size = <0xC000>; 76 d-cache-size = <0x8000>; 86 cache-size = <0x100000>; 127 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ [all …]
|
| D | k3-j7200.dtsi | 39 #size-cells = <0>; 53 cpu0: cpu@0 { 55 reg = <0x000>; 58 i-cache-size = <0xc000>; 61 d-cache-size = <0x8000>; 69 reg = <0x001>; 72 i-cache-size = <0xc000>; 75 d-cache-size = <0x8000>; 85 cache-size = <0x100000>; 125 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/pci/ |
| D | ti,j721e-pci-ep.yaml | 78 reg = <0x00 0x02900000 0x00 0x1000>, 79 <0x00 0x02907000 0x00 0x400>, 80 <0x00 0x0d000000 0x00 0x00800000>, 81 <0x00 0x10000000 0x00 0x08000000>;
|
| D | ti,j721e-pci-host.yaml | 48 const: 0x104c 51 const: 0xb00d 88 reg = <0x00 0x02900000 0x00 0x1000>, 89 <0x00 0x02907000 0x00 0x400>, 90 <0x00 0x0d000000 0x00 0x00800000>, 91 <0x00 0x10000000 0x00 0x00001000>; 102 bus-range = <0x0 0xf>; 103 vendor-id = <0x104c>; 104 device-id = <0xb00d>; 105 msi-map = <0x0 &gic_its 0x0 0x10000>; [all …]
|
| D | designware-pcie.txt | 46 0x00-0xff is assumed if not present) 55 reg = <0xdfc00000 0x0001000>, /* IP registers */ 56 <0xd0000000 0x0002000>; /* Configuration space */ 61 ranges = <0x81000000 0 0x00000000 0xde000000 0 0x00010000 62 0x82000000 0 0xd0400000 0xd0400000 0 0x0d000000>; 70 reg = <0xdfc00000 0x0001000>, /* IP registers 1 */ 71 <0xdfc01000 0x0001000>, /* IP registers 2 */ 72 <0xd0000000 0x2000000>; /* Configuration space */
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/pci/ |
| D | ti,j721e-pci-ep.yaml | 94 reg = <0x00 0x02900000 0x00 0x1000>, 95 <0x00 0x02907000 0x00 0x400>, 96 <0x00 0x0d000000 0x00 0x00800000>, 97 <0x00 0x10000000 0x00 0x08000000>; 99 ti,syscon-pcie-ctrl = <&pcie0_ctrl 0x4070>;
|
| D | ti,j721e-pci-host.yaml | 66 const: 0x104c 70 - 0xb00d 71 - 0xb00f 72 - 0xb010 73 - 0xb013 129 reg = <0x00 0x02900000 0x00 0x1000>, 130 <0x00 0x02907000 0x00 0x400>, 131 <0x00 0x0d000000 0x00 0x00800000>, 132 <0x00 0x10000000 0x00 0x00001000>; 134 ti,syscon-pcie-ctrl = <&pcie0_ctrl 0x4070>; [all …]
|
| D | snps,dw-pcie.yaml | 55 CDM/ELBI = 0 and CS2 = 0 or is a contiguous memory region 62 by setting CDM/ELBI = 0 and CS2 = 1. This is an intermix of 72 can be selected by setting CDM/ELBI = 1 and CS2 = 0 wires or can 83 normally mapped to the 0x0 address of this region, while eDMA 84 is available at 0x80000 base address. 149 pattern: '^dma([0-9]|1[0-5])?$' 222 reg = <0xdfc00000 0x0001000>, /* IP registers */ 223 <0xd0000000 0x0002000>; /* Configuration space */ 227 ranges = <0x81000000 0 0x00000000 0xde000000 0 0x00010000>, 228 <0x82000000 0 0xd0400000 0xd0400000 0 0x0d000000>; [all …]
|
| /kernel/linux/linux-5.10/arch/arm/nwfpe/ |
| D | entry.S | 50 EmulateAll returns 1 if the emulation was successful, or 0 if not. 83 cmp r0, #0 @ was emulation successful 91 and r2, r6, #0x0F000000 @ test for FP insns 92 teq r2, #0x0C000000 93 teqne r2, #0x0D000000 94 teqne r2, #0x0E000000
|
| /kernel/linux/linux-6.6/arch/arm/nwfpe/ |
| D | entry.S | 50 EmulateAll returns 1 if the emulation was successful, or 0 if not. 83 cmp r0, #0 @ was emulation successful 91 and r2, r6, #0x0F000000 @ test for FP insns 92 teq r2, #0x0C000000 93 teqne r2, #0x0D000000 94 teqne r2, #0x0E000000 138 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27 140 and r8, r0, #0x00000f00 @ mask out CP number 144 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only 152 ret lr @ CP#0
|
| /kernel/linux/linux-6.6/arch/powerpc/platforms/embedded6xx/ |
| D | usbgecko_udbg.c | 23 #define EXI_CSR 0x00 24 #define EXI_CSR_CLKMASK (0x7<<4) 26 #define EXI_CSR_CSMASK (0x7<<7) 27 #define EXI_CSR_CS_0 (0x1<<7) /* Chip Select 001 */ 29 #define EXI_CR 0x0c 30 #define EXI_CR_TSTART (1<<0) 35 #define EXI_DATA 0x10 67 out_be32(csr_reg, 0); in ug_io_transaction() 81 return 0; in ug_is_adapter_present() 83 return ug_io_transaction(0x90000000) == 0x04700000; in ug_is_adapter_present() [all …]
|
| /kernel/linux/linux-5.10/arch/powerpc/platforms/embedded6xx/ |
| D | usbgecko_udbg.c | 22 #define EXI_CSR 0x00 23 #define EXI_CSR_CLKMASK (0x7<<4) 25 #define EXI_CSR_CSMASK (0x7<<7) 26 #define EXI_CSR_CS_0 (0x1<<7) /* Chip Select 001 */ 28 #define EXI_CR 0x0c 29 #define EXI_CR_TSTART (1<<0) 34 #define EXI_DATA 0x10 66 out_be32(csr_reg, 0); in ug_io_transaction() 80 return 0; in ug_is_adapter_present() 82 return ug_io_transaction(0x90000000) == 0x04700000; in ug_is_adapter_present() [all …]
|
| /kernel/linux/linux-5.10/drivers/crypto/chelsio/ |
| D | chcr_crypto.h | 63 #define CHCR_ENCRYPT_OP 0 72 #define CHCR_SCMD_AUTH_CTRL_AUTH_CIPHER 0 75 #define CHCR_SCMD_CIPHER_MODE_NOP 0 83 #define CHCR_SCMD_AUTH_MODE_NOP 0 95 #define CHCR_SCMD_HMAC_CTRL_NOP 0 103 #define VERIFY_HW 0 106 #define CHCR_SCMD_IVGEN_CTRL_HW 0 111 #define CHCR_KEYCTX_MAC_KEY_SIZE_128 0 116 #define CHCR_KEYCTX_CIPHER_KEY_SIZE_128 0 128 #define IV_NOP 0 [all …]
|