| /kernel/linux/linux-6.6/arch/arm/boot/dts/nxp/imx/ |
| D | imx6ull-jozacp.dts | 25 led-0 { 28 function-enumerator = <0>; 29 pwms = <&pwm1 0 10000000 0>; 37 pwms = <&pwm3 0 10000000 0>; 45 pwms = <&pwm5 0 10000000 0>; 59 pwms = <&pwm2 0 10000000 0>; 67 pwms = <&pwm4 0 10000000 0>; 75 pwms = <&pwm6 0 10000000 0>; 98 pinctrl-0 = <&pinctrl_vbus>; 110 pinctrl-0 = <&pinctrl_wifi_npd>; [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/i2c/ |
| D | marvell,mv64xxx-i2c.yaml | 105 reg = <0x11000 0x20>; 113 reg = <0x11000 0x100>; 121 reg = <0x701000 0x20>;
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/i2c/ |
| D | marvell,mv64xxx-i2c.yaml | 118 reg = <0x11000 0x20>; 126 reg = <0x11000 0x100>; 134 reg = <0x701000 0x20>;
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/powerpc/fsl/ |
| D | srio.txt | 9 Revision Register (SRIO IPBRR1) Major ID equal to 0x01c0. 20 be set to 0x11000. 83 reg = <0xf 0xfe0c0000 0 0x11000>; 94 ranges = <0 0 0xc 0x20000000 0 0x10000000>; 102 ranges = <0 0 0xc 0x30000000 0 0x10000000>;
|
| D | mpc5121-psc.txt | 55 cell-index = <0>; 56 reg = <0x11000 0x100>; 57 interrupts = <40 0x8>; 66 reg = <0x11100 0x100>; 67 interrupts = <40 0x8>; 75 reg = <0x11f00 0x100>; 76 interrupts = <40 0x8>;
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/powerpc/fsl/ |
| D | srio.txt | 9 Revision Register (SRIO IPBRR1) Major ID equal to 0x01c0. 20 be set to 0x11000. 83 reg = <0xf 0xfe0c0000 0 0x11000>; 94 ranges = <0 0 0xc 0x20000000 0 0x10000000>; 102 ranges = <0 0 0xc 0x30000000 0 0x10000000>;
|
| D | mpc5121-psc.txt | 55 cell-index = <0>; 56 reg = <0x11000 0x100>; 57 interrupts = <40 0x8>; 66 reg = <0x11100 0x100>; 67 interrupts = <40 0x8>; 75 reg = <0x11f00 0x100>; 76 interrupts = <40 0x8>;
|
| /kernel/linux/linux-5.10/drivers/media/pci/cx25821/ |
| D | cx25821-sram.h | 12 /* #define RX_SRAM_START_SIZE = 0; // Start of reserved SRAM */ 17 /* #define RX_SRAM_POOL_START_SIZE = 0; // Start of usable RX SRAM for buffers */ 27 /* #define RX_SRAM_END_SIZE = 0; // End of RX SRAM */ 29 /* #define TX_SRAM_POOL_START_SIZE = 0; // Start of transmit pool SRAM */ 37 /* #define TX_SRAM_END_SIZE = 0; // End of TX SRAM */ 40 #define RX_SRAM_START 0x10000 41 #define VID_A_DOWN_CMDS 0x10000 42 #define VID_B_DOWN_CMDS 0x10050 43 #define VID_C_DOWN_CMDS 0x100A0 44 #define VID_D_DOWN_CMDS 0x100F0 [all …]
|
| /kernel/linux/linux-6.6/drivers/media/pci/cx25821/ |
| D | cx25821-sram.h | 12 /* #define RX_SRAM_START_SIZE = 0; // Start of reserved SRAM */ 17 /* #define RX_SRAM_POOL_START_SIZE = 0; // Start of usable RX SRAM for buffers */ 27 /* #define RX_SRAM_END_SIZE = 0; // End of RX SRAM */ 29 /* #define TX_SRAM_POOL_START_SIZE = 0; // Start of transmit pool SRAM */ 37 /* #define TX_SRAM_END_SIZE = 0; // End of TX SRAM */ 40 #define RX_SRAM_START 0x10000 41 #define VID_A_DOWN_CMDS 0x10000 42 #define VID_B_DOWN_CMDS 0x10050 43 #define VID_C_DOWN_CMDS 0x100A0 44 #define VID_D_DOWN_CMDS 0x100F0 [all …]
|
| /kernel/linux/linux-6.6/sound/sh/ |
| D | aica.h | 11 #define G2_FIFO 0xa05f688c 12 #define SPU_MEMORY_BASE 0xA0800000 13 #define ARM_RESET_REGISTER 0xA0702C00 14 #define SPU_REGISTER_BASE 0xA0700000 17 #define AICA_CONTROL_POINT 0xA0810000 18 #define AICA_CONTROL_CHANNEL_SAMPLE_NUMBER 0xA0810008 19 #define AICA_CHANNEL0_CONTROL_OFFSET 0x10004 22 #define AICA_CMD_KICK 0x80000000 23 #define AICA_CMD_NONE 0 30 #define SM_16BIT 0 [all …]
|
| /kernel/linux/linux-5.10/sound/sh/ |
| D | aica.h | 11 #define G2_FIFO 0xa05f688c 12 #define SPU_MEMORY_BASE 0xA0800000 13 #define ARM_RESET_REGISTER 0xA0702C00 14 #define SPU_REGISTER_BASE 0xA0700000 17 #define AICA_CONTROL_POINT 0xA0810000 18 #define AICA_CONTROL_CHANNEL_SAMPLE_NUMBER 0xA0810008 19 #define AICA_CHANNEL0_CONTROL_OFFSET 0x10004 22 #define AICA_CMD_KICK 0x80000000 23 #define AICA_CMD_NONE 0 30 #define SM_16BIT 0 [all …]
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/mtd/ |
| D | lpc32xx-mlc.txt | 28 reg = <0x200A8000 0x11000>; 29 interrupts = <11 0>; 44 reg = <0x00000000 0x00064000>;
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/mtd/ |
| D | lpc32xx-mlc.txt | 28 reg = <0x200A8000 0x11000>; 29 interrupts = <11 0>; 44 reg = <0x00000000 0x00064000>;
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/interconnect/ |
| D | qcom,msm8916.yaml | 54 reg = <0x00400000 0x62000>; 63 reg = <0x00500000 0x11000>; 72 reg = <0x00580000 0x14000>;
|
| /kernel/linux/linux-6.6/arch/m68k/include/asm/ |
| D | apollohw.h | 52 #define IO_BASE 0x80000000 62 #define SAU7_SIO01_PHYSADDR 0x10400 63 #define SAU7_SIO23_PHYSADDR 0x10500 64 #define SAU7_RTC_PHYSADDR 0x10900 65 #define SAU7_PICA 0x11000 66 #define SAU7_PICB 0x11100 67 #define SAU7_CPUCTRL 0x10100 68 #define SAU7_TIMER 0x010800 70 #define SAU8_SIO01_PHYSADDR 0x8400 71 #define SAU8_RTC_PHYSADDR 0x8900 [all …]
|
| /kernel/linux/linux-5.10/arch/m68k/include/asm/ |
| D | apollohw.h | 52 #define IO_BASE 0x80000000 62 #define SAU7_SIO01_PHYSADDR 0x10400 63 #define SAU7_SIO23_PHYSADDR 0x10500 64 #define SAU7_RTC_PHYSADDR 0x10900 65 #define SAU7_PICA 0x11000 66 #define SAU7_PICB 0x11100 67 #define SAU7_CPUCTRL 0x10100 68 #define SAU7_TIMER 0x010800 70 #define SAU8_SIO01_PHYSADDR 0x8400 71 #define SAU8_RTC_PHYSADDR 0x8900 [all …]
|
| /kernel/linux/linux-5.10/arch/arm/mach-ixp4xx/include/mach/ |
| D | ixp4xx-regs.h | 23 * 0x00000000 0x10000000(max) PAGE_OFFSET System RAM 25 * 0x48000000 0x04000000 ioremap'd PCI Memory Space 27 * 0x50000000 0x10000000 ioremap'd EXP BUS 29 * 0xC8000000 0x00013000 0xFEF00000 On-Chip Peripherals 31 * 0xC0000000 0x00001000 0xFEF13000 PCI CFG 33 * 0xC4000000 0x00001000 0xFEF14000 EXP CFG 35 * 0x60000000 0x00004000 0xFEF15000 QMgr 41 #define IXP4XX_QMGR_BASE_PHYS 0x60000000 47 #define IXP4XX_PERIPHERAL_BASE_PHYS 0xC8000000 48 #define IXP4XX_PERIPHERAL_BASE_VIRT IOMEM(0xFEF00000) [all …]
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/clock/ti/davinci/ |
| D | pll.txt | 30 - #clock-cells: shall be 0 45 - #clock-cells: shall be 0 51 - #clock-cells: shall be 0 58 reg = <0x11000 0x1000>; 64 #clock-cells = <0>; 72 #clock-cells = <0>; 76 #clock-cells = <0>; 82 reg = <0x21a000 0x1000>; 91 #clock-cells = <0>;
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/clock/ti/davinci/ |
| D | pll.txt | 30 - #clock-cells: shall be 0 45 - #clock-cells: shall be 0 51 - #clock-cells: shall be 0 58 reg = <0x11000 0x1000>; 64 #clock-cells = <0>; 72 #clock-cells = <0>; 76 #clock-cells = <0>; 82 reg = <0x21a000 0x1000>; 91 #clock-cells = <0>;
|
| /kernel/linux/linux-5.10/arch/mips/include/asm/netlogic/xlr/ |
| D | iomap.h | 38 #define DEFAULT_NETLOGIC_IO_BASE CKSEG1ADDR(0x1ef00000) 39 #define NETLOGIC_IO_DDR2_CHN0_OFFSET 0x01000 40 #define NETLOGIC_IO_DDR2_CHN1_OFFSET 0x02000 41 #define NETLOGIC_IO_DDR2_CHN2_OFFSET 0x03000 42 #define NETLOGIC_IO_DDR2_CHN3_OFFSET 0x04000 43 #define NETLOGIC_IO_PIC_OFFSET 0x08000 44 #define NETLOGIC_IO_UART_0_OFFSET 0x14000 45 #define NETLOGIC_IO_UART_1_OFFSET 0x15100 47 #define NETLOGIC_IO_SIZE 0x1000 49 #define NETLOGIC_IO_BRIDGE_OFFSET 0x00000 [all …]
|
| /kernel/linux/linux-5.10/arch/powerpc/platforms/embedded6xx/ |
| D | storcenter.c | 35 return 0; in storcenter_device_probe() 54 hose->first_busno = bus_range ? bus_range[0] : 0; in storcenter_add_bridge() 55 hose->last_busno = bus_range ? bus_range[1] : 0xff; in storcenter_add_bridge() 57 setup_indirect_pci(hose, MPC10X_MAPB_CNFG_ADDR, MPC10X_MAPB_CNFG_DATA, 0); in storcenter_add_bridge() 64 return 0; in storcenter_add_bridge() 86 mpic = mpic_alloc(NULL, 0, 0, 16, 0, " OpenPIC "); in storcenter_init_IRQ() 91 * I2C is the second internal, so it is at 17, 0x11020. in storcenter_init_IRQ() 93 mpic_assign_isu(mpic, 0, mpic->paddr + 0x10200); in storcenter_init_IRQ() 94 mpic_assign_isu(mpic, 1, mpic->paddr + 0x11000); in storcenter_init_IRQ()
|
| /kernel/linux/linux-6.6/arch/powerpc/platforms/embedded6xx/ |
| D | storcenter.c | 34 return 0; in storcenter_device_probe() 53 hose->first_busno = bus_range ? bus_range[0] : 0; in storcenter_add_bridge() 54 hose->last_busno = bus_range ? bus_range[1] : 0xff; in storcenter_add_bridge() 56 setup_indirect_pci(hose, MPC10X_MAPB_CNFG_ADDR, MPC10X_MAPB_CNFG_DATA, 0); in storcenter_add_bridge() 63 return 0; in storcenter_add_bridge() 88 mpic = mpic_alloc(NULL, 0, 0, 16, 0, " OpenPIC "); in storcenter_init_IRQ() 93 * I2C is the second internal, so it is at 17, 0x11020. in storcenter_init_IRQ() 95 mpic_assign_isu(mpic, 0, mpic->paddr + 0x10200); in storcenter_init_IRQ() 96 mpic_assign_isu(mpic, 1, mpic->paddr + 0x11000); in storcenter_init_IRQ()
|
| /kernel/linux/linux-6.6/arch/powerpc/boot/dts/fsl/ |
| D | b4860qds.dts | 50 board-control@3,0 { 79 reg = <0x1e>; 84 reg = <0x1f>; 92 reg = <0x7>; 98 reg = <0x6>; 106 reg = <0xf 0xfe0c0000 0 0x11000>; 109 ranges = <0 0 0xc 0x20000000 0 0x10000000>; 112 ranges = <0 0 0xc 0x30000000 0 0x10000000>;
|
| D | ppa8548.dts | 22 reg = <0 0 0x0 0x40000000>; 26 reg = <0xf 0xe0005000 0 0x1000>; 27 ranges = <0x0 0x0 0xf 0xff800000 0x00800000>; 31 ranges = <0 0xf 0xe0000000 0x100000>; 50 reg = <0xf 0xe00c0000 0x0 0x11000>; 52 ranges = <0x0 0x0 0x0 0x80000000 0x0 0x40000000>; 58 nor@0 { 62 reg = <0x0 0x0 0x00800000>; 66 partition@0 { 67 reg = <0x0 0x7A0000>; [all …]
|
| /kernel/linux/linux-5.10/arch/powerpc/boot/dts/fsl/ |
| D | b4860qds.dts | 50 board-control@3,0 { 79 reg = <0x1e>; 84 reg = <0x1f>; 92 reg = <0x7>; 98 reg = <0x6>; 106 reg = <0xf 0xfe0c0000 0 0x11000>; 109 ranges = <0 0 0xc 0x20000000 0 0x10000000>; 112 ranges = <0 0 0xc 0x30000000 0 0x10000000>;
|