| /kernel/linux/linux-6.6/drivers/gpu/drm/msm/disp/dpu1/catalog/ |
| D | dpu_6_0_sm8250.h | 12 .max_mixer_blendstages = 0xb, 24 .base = 0x0, .len = 0x494, 26 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 27 [DPU_CLK_CTRL_VIG1] = { .reg_off = 0x2b4, .bit_off = 0 }, 28 [DPU_CLK_CTRL_VIG2] = { .reg_off = 0x2bc, .bit_off = 0 }, 29 [DPU_CLK_CTRL_VIG3] = { .reg_off = 0x2c4, .bit_off = 0 }, 30 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 31 [DPU_CLK_CTRL_DMA1] = { .reg_off = 0x2b4, .bit_off = 8 }, 32 [DPU_CLK_CTRL_DMA2] = { .reg_off = 0x2bc, .bit_off = 8 }, 33 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 }, [all …]
|
| D | dpu_7_0_sm8350.h | 12 .max_mixer_blendstages = 0xb, 24 .base = 0x0, .len = 0x494, 26 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 27 [DPU_CLK_CTRL_VIG1] = { .reg_off = 0x2b4, .bit_off = 0 }, 28 [DPU_CLK_CTRL_VIG2] = { .reg_off = 0x2bc, .bit_off = 0 }, 29 [DPU_CLK_CTRL_VIG3] = { .reg_off = 0x2c4, .bit_off = 0 }, 30 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 31 [DPU_CLK_CTRL_DMA1] = { .reg_off = 0x2b4, .bit_off = 8 }, 32 [DPU_CLK_CTRL_DMA2] = { .reg_off = 0x2bc, .bit_off = 8 }, 33 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 }, [all …]
|
| D | dpu_6_2_sc7180.h | 12 .max_mixer_blendstages = 0x9, 22 .base = 0x0, .len = 0x494, 24 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 25 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 26 [DPU_CLK_CTRL_DMA1] = { .reg_off = 0x2b4, .bit_off = 8 }, 27 [DPU_CLK_CTRL_DMA2] = { .reg_off = 0x2c4, .bit_off = 8 }, 28 [DPU_CLK_CTRL_WB2] = { .reg_off = 0x2bc, .bit_off = 16 }, 35 .base = 0x1000, .len = 0x1dc, 40 .base = 0x1200, .len = 0x1dc, 45 .base = 0x1400, .len = 0x1dc, [all …]
|
| D | dpu_6_4_sm6350.h | 13 .max_mixer_blendstages = 0x7, 24 .base = 0x0, .len = 0x494, 26 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 27 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 28 [DPU_CLK_CTRL_DMA1] = { .reg_off = 0x2b4, .bit_off = 8 }, 29 [DPU_CLK_CTRL_DMA2] = { .reg_off = 0x2c4, .bit_off = 8 }, 30 [DPU_CLK_CTRL_REG_DMA] = { .reg_off = 0x2bc, .bit_off = 20 }, 37 .base = 0x1000, .len = 0x1dc, 42 .base = 0x1200, .len = 0x1dc, 47 .base = 0x1400, .len = 0x1dc, [all …]
|
| D | dpu_7_2_sc7280.h | 12 .max_mixer_blendstages = 0x7, 22 .base = 0x0, .len = 0x2014, 24 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 25 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 26 [DPU_CLK_CTRL_DMA1] = { .reg_off = 0x2b4, .bit_off = 8 }, 27 [DPU_CLK_CTRL_DMA2] = { .reg_off = 0x2c4, .bit_off = 8 }, 28 [DPU_CLK_CTRL_WB2] = { .reg_off = 0x2bc, .bit_off = 16 }, 35 .base = 0x15000, .len = 0x1e8, 40 .base = 0x16000, .len = 0x1e8, 45 .base = 0x17000, .len = 0x1e8, [all …]
|
| D | dpu_6_5_qcm2290.h | 12 .max_mixer_blendstages = 0x4, 21 .base = 0x0, .len = 0x494, 23 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 24 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 31 .base = 0x1000, .len = 0x1dc, 40 .base = 0x4000, .len = 0x1f8, 43 .xin_id = 0, 48 .base = 0x24000, .len = 0x1f8, 60 .base = 0x44000, .len = 0x320, 71 .base = 0x54000, .len = 0x1800, [all …]
|
| D | dpu_6_3_sm6115.h | 12 .max_mixer_blendstages = 0x4, 22 .base = 0x0, .len = 0x494, 24 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 25 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 32 .base = 0x1000, .len = 0x1dc, 41 .base = 0x4000, .len = 0x1f8, 44 .xin_id = 0, 49 .base = 0x24000, .len = 0x1f8, 61 .base = 0x44000, .len = 0x320, 72 .base = 0x54000, .len = 0x1800, [all …]
|
| D | dpu_6_9_sm6375.h | 13 .max_mixer_blendstages = 0x4, 23 .base = 0x0, .len = 0x494, 25 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 26 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 33 .base = 0x1000, .len = 0x1dc, 42 .base = 0x4000, .len = 0x1f8, 45 .xin_id = 0, 50 .base = 0x24000, .len = 0x1f8, 62 .base = 0x44000, .len = 0x320, 65 .lm_pair = 0, [all …]
|
| /kernel/linux/linux-5.10/drivers/clk/hisilicon/ |
| D | clk-hi3620.c | 67 { HI3620_OSC32K, "osc32k", NULL, 0, 32768, }, 68 { HI3620_OSC26M, "osc26m", NULL, 0, 26000000, }, 69 { HI3620_PCLK, "pclk", NULL, 0, 26000000, }, 70 { HI3620_PLL_ARM0, "armpll0", NULL, 0, 1600000000, }, 71 { HI3620_PLL_ARM1, "armpll1", NULL, 0, 1600000000, }, 72 { HI3620_PLL_PERI, "armpll2", NULL, 0, 1440000000, }, 73 { HI3620_PLL_USB, "armpll3", NULL, 0, 1440000000, }, 74 { HI3620_PLL_HDMI, "armpll4", NULL, 0, 1188000000, }, 75 { HI3620_PLL_GPU, "armpll5", NULL, 0, 1300000000, }, 80 { HI3620_RCLK_TCXO, "rclk_tcxo", "osc26m", 1, 4, 0, }, [all …]
|
| /kernel/linux/linux-6.6/drivers/clk/hisilicon/ |
| D | clk-hi3620.c | 66 { HI3620_OSC32K, "osc32k", NULL, 0, 32768, }, 67 { HI3620_OSC26M, "osc26m", NULL, 0, 26000000, }, 68 { HI3620_PCLK, "pclk", NULL, 0, 26000000, }, 69 { HI3620_PLL_ARM0, "armpll0", NULL, 0, 1600000000, }, 70 { HI3620_PLL_ARM1, "armpll1", NULL, 0, 1600000000, }, 71 { HI3620_PLL_PERI, "armpll2", NULL, 0, 1440000000, }, 72 { HI3620_PLL_USB, "armpll3", NULL, 0, 1440000000, }, 73 { HI3620_PLL_HDMI, "armpll4", NULL, 0, 1188000000, }, 74 { HI3620_PLL_GPU, "armpll5", NULL, 0, 1300000000, }, 79 { HI3620_RCLK_TCXO, "rclk_tcxo", "osc26m", 1, 4, 0, }, [all …]
|
| /kernel/linux/linux-5.10/arch/arm64/include/asm/ |
| D | fpsimdmacros.h | 10 stp q0, q1, [\state, #16 * 0] 46 ldp q0, q1, [\state, #16 * 0] 71 .if (\nr) < 0 || (\nr) > 30 77 .if (\znr) < 0 || (\znr) > 31 83 .if (\pnr) < 0 || (\pnr) > 15 97 .macro _sve_str_v nz, nxbase, offset=0 100 _check_num (\offset), -0x100, 0xff 101 .inst 0xe5804000 \ 105 | (((\offset) & 0x1f8) << 13) 109 .macro _sve_ldr_v nz, nxbase, offset=0 [all …]
|
| /kernel/linux/linux-6.6/arch/arm64/include/asm/ |
| D | fpsimdmacros.h | 12 stp q0, q1, [\state, #16 * 0] 48 ldp q0, q1, [\state, #16 * 0] 73 .if (\nr) < 0 || (\nr) > 30 79 .if (\znr) < 0 || (\znr) > 31 85 .if (\pnr) < 0 || (\pnr) > 15 106 .macro _sve_str_v nz, nxbase, offset=0 109 _check_num (\offset), -0x100, 0xff 110 .inst 0xe5804000 \ 114 | (((\offset) & 0x1f8) << 13) 118 .macro _sve_ldr_v nz, nxbase, offset=0 [all …]
|
| /kernel/linux/linux-6.6/drivers/phy/qualcomm/ |
| D | phy-qcom-qmp-pcs-v6_20.h | 10 #define QPHY_V6_20_PCS_G3S2_PRE_GAIN 0x178 11 #define QPHY_V6_20_PCS_RX_SIGDET_LVL 0x190 12 #define QPHY_V6_20_PCS_COM_ELECIDLE_DLY_SEL 0x1b8 13 #define QPHY_V6_20_PCS_TX_RX_CONFIG1 0x1dc 14 #define QPHY_V6_20_PCS_TX_RX_CONFIG2 0x1e0 15 #define QPHY_V6_20_PCS_EQ_CONFIG4 0x1f8 16 #define QPHY_V6_20_PCS_EQ_CONFIG5 0x1fc
|
| D | phy-qcom-qmp-qserdes-txrx-v6_20.h | 9 #define QSERDES_V6_20_TX_RES_CODE_LANE_OFFSET_TX 0x30 10 #define QSERDES_V6_20_TX_RES_CODE_LANE_OFFSET_RX 0x34 11 #define QSERDES_V6_20_TX_TRAN_DRVR_EMP_EN 0xac 12 #define QSERDES_V6_20_TX_LANE_MODE_1 0x78 13 #define QSERDES_V6_20_TX_LANE_MODE_2 0x7c 14 #define QSERDES_V6_20_TX_LANE_MODE_3 0x80 16 #define QSERDES_V6_20_RX_UCDR_FO_GAIN_RATE_2 0x08 17 #define QSERDES_V6_20_RX_UCDR_FO_GAIN_RATE_3 0x0c 18 #define QSERDES_V6_20_RX_UCDR_PI_CONTROLS 0x20 19 #define QSERDES_V6_20_RX_UCDR_SO_ACC_DEFAULT_VAL_RATE3 0x34 [all …]
|
| D | phy-qcom-qmp-qserdes-txrx-v4_20.h | 10 #define QSERDES_V4_20_TX_LANE_MODE_1 0x88 11 #define QSERDES_V4_20_TX_LANE_MODE_2 0x8c 12 #define QSERDES_V4_20_TX_LANE_MODE_3 0x90 13 #define QSERDES_V4_20_TX_VMODE_CTRL1 0xc4 14 #define QSERDES_V4_20_TX_PI_QEC_CTRL 0xe0 17 #define QSERDES_V4_20_RX_FO_GAIN_RATE2 0x008 18 #define QSERDES_V4_20_RX_UCDR_PI_CONTROLS 0x058 19 #define QSERDES_V4_20_RX_AUX_DATA_TCOARSE_TFINE 0x0ac 20 #define QSERDES_V4_20_RX_DFE_3 0x110 21 #define QSERDES_V4_20_RX_DFE_DAC_ENABLE1 0x134 [all …]
|
| /kernel/linux/linux-6.6/arch/powerpc/lib/ |
| D | ldstfp.S | 26 rlwinm r3,r3,3,0xf8 28 reg = 0 30 stfd reg, 0(r4) 50 rlwinm r3,r3,3,0xf8 52 reg = 0 54 lfd reg, 0(r4) 75 rlwinm r3,r3,3,0xf8 77 reg = 0 79 stvx reg, 0, r4 99 rlwinm r3,r3,3,0xf8 [all …]
|
| /kernel/linux/linux-5.10/arch/powerpc/lib/ |
| D | ldstfp.S | 26 rlwinm r3,r3,3,0xf8 28 reg = 0 30 stfd reg, 0(r4) 50 rlwinm r3,r3,3,0xf8 52 reg = 0 54 lfd reg, 0(r4) 75 rlwinm r3,r3,3,0xf8 77 reg = 0 79 stvx reg, 0, r4 99 rlwinm r3,r3,3,0xf8 [all …]
|
| /kernel/linux/linux-6.6/tools/testing/selftests/kvm/lib/x86_64/ |
| D | svm.c | 48 memset(svm->msr_hva, 0, getpagesize()); in vcpu_alloc_svm() 79 memset(vmcb, 0, sizeof(*vmcb)); in generic_svm_setup() 80 asm volatile ("vmsave %0\n\t" : : "a" (vmcb_gpa) : "memory"); in generic_svm_setup() 81 vmcb_set_seg(&save->es, get_es(), 0, -1U, data_seg_attr); in generic_svm_setup() 82 vmcb_set_seg(&save->cs, get_cs(), 0, -1U, code_seg_attr); in generic_svm_setup() 83 vmcb_set_seg(&save->ss, get_ss(), 0, -1U, data_seg_attr); in generic_svm_setup() 84 vmcb_set_seg(&save->ds, get_ds(), 0, -1U, data_seg_attr); in generic_svm_setup() 85 vmcb_set_seg(&save->gdtr, 0, get_gdt().address, get_gdt().size, 0); in generic_svm_setup() 86 vmcb_set_seg(&save->idtr, 0, get_idt().address, get_idt().size, 0); in generic_svm_setup() 89 save->cpl = 0; in generic_svm_setup() [all …]
|
| /kernel/linux/linux-6.6/arch/powerpc/xmon/ |
| D | spu-opc.c | 20 …QUAD WORD (0,RC,RB,RA,RT) latency … 21 APUOP(M_LQD, 1, 0, RI9, 0x1f8, "lqd", ASM_RI9IDX, 00012, FXU, 1, 0) Load Quadword d-form
|
| /kernel/linux/linux-5.10/arch/powerpc/xmon/ |
| D | spu-opc.c | 20 …QUAD WORD (0,RC,RB,RA,RT) latency … 21 APUOP(M_LQD, 1, 0, RI9, 0x1f8, "lqd", ASM_RI9IDX, 00012, FXU, 1, 0) Load Quadword d-form
|
| /kernel/linux/linux-6.6/include/dt-bindings/clock/ |
| D | dm814.h | 8 #define DM814_CLKCTRL_OFFSET 0x0 12 #define DM814_USB_OTG_HS_CLKCTRL DM814_CLKCTRL_INDEX(0x58) 15 #define DM814_UART1_CLKCTRL DM814_CLKCTRL_INDEX(0x150) 16 #define DM814_UART2_CLKCTRL DM814_CLKCTRL_INDEX(0x154) 17 #define DM814_UART3_CLKCTRL DM814_CLKCTRL_INDEX(0x158) 18 #define DM814_GPIO1_CLKCTRL DM814_CLKCTRL_INDEX(0x15c) 19 #define DM814_GPIO2_CLKCTRL DM814_CLKCTRL_INDEX(0x160) 20 #define DM814_I2C1_CLKCTRL DM814_CLKCTRL_INDEX(0x164) 21 #define DM814_I2C2_CLKCTRL DM814_CLKCTRL_INDEX(0x168) 22 #define DM814_WD_TIMER_CLKCTRL DM814_CLKCTRL_INDEX(0x18c) [all …]
|
| D | dm816.h | 8 #define DM816_CLKCTRL_OFFSET 0x0 12 #define DM816_USB_OTG_HS_CLKCTRL DM816_CLKCTRL_INDEX(0x58) 15 #define DM816_UART1_CLKCTRL DM816_CLKCTRL_INDEX(0x150) 16 #define DM816_UART2_CLKCTRL DM816_CLKCTRL_INDEX(0x154) 17 #define DM816_UART3_CLKCTRL DM816_CLKCTRL_INDEX(0x158) 18 #define DM816_GPIO1_CLKCTRL DM816_CLKCTRL_INDEX(0x15c) 19 #define DM816_GPIO2_CLKCTRL DM816_CLKCTRL_INDEX(0x160) 20 #define DM816_I2C1_CLKCTRL DM816_CLKCTRL_INDEX(0x164) 21 #define DM816_I2C2_CLKCTRL DM816_CLKCTRL_INDEX(0x168) 22 #define DM816_TIMER1_CLKCTRL DM816_CLKCTRL_INDEX(0x170) [all …]
|
| /kernel/linux/linux-5.10/include/dt-bindings/clock/ |
| D | dm814.h | 8 #define DM814_CLKCTRL_OFFSET 0x0 12 #define DM814_USB_OTG_HS_CLKCTRL DM814_CLKCTRL_INDEX(0x58) 15 #define DM814_UART1_CLKCTRL DM814_CLKCTRL_INDEX(0x150) 16 #define DM814_UART2_CLKCTRL DM814_CLKCTRL_INDEX(0x154) 17 #define DM814_UART3_CLKCTRL DM814_CLKCTRL_INDEX(0x158) 18 #define DM814_GPIO1_CLKCTRL DM814_CLKCTRL_INDEX(0x15c) 19 #define DM814_GPIO2_CLKCTRL DM814_CLKCTRL_INDEX(0x160) 20 #define DM814_I2C1_CLKCTRL DM814_CLKCTRL_INDEX(0x164) 21 #define DM814_I2C2_CLKCTRL DM814_CLKCTRL_INDEX(0x168) 22 #define DM814_WD_TIMER_CLKCTRL DM814_CLKCTRL_INDEX(0x18c) [all …]
|
| D | dm816.h | 8 #define DM816_CLKCTRL_OFFSET 0x0 12 #define DM816_USB_OTG_HS_CLKCTRL DM816_CLKCTRL_INDEX(0x58) 15 #define DM816_UART1_CLKCTRL DM816_CLKCTRL_INDEX(0x150) 16 #define DM816_UART2_CLKCTRL DM816_CLKCTRL_INDEX(0x154) 17 #define DM816_UART3_CLKCTRL DM816_CLKCTRL_INDEX(0x158) 18 #define DM816_GPIO1_CLKCTRL DM816_CLKCTRL_INDEX(0x15c) 19 #define DM816_GPIO2_CLKCTRL DM816_CLKCTRL_INDEX(0x160) 20 #define DM816_I2C1_CLKCTRL DM816_CLKCTRL_INDEX(0x164) 21 #define DM816_I2C2_CLKCTRL DM816_CLKCTRL_INDEX(0x168) 22 #define DM816_TIMER1_CLKCTRL DM816_CLKCTRL_INDEX(0x170) [all …]
|
| /kernel/linux/linux-5.10/tools/testing/selftests/kvm/lib/x86_64/ |
| D | svm.c | 34 0x10000, 0, 0); in vcpu_alloc_svm() 38 0x10000, 0, 0); in vcpu_alloc_svm() 43 0x10000, 0, 0); in vcpu_alloc_svm() 69 asm volatile ("rep stosl" : "+c"(n), "+D"(vmcb) : "a"(0) : "memory"); in clear_vmcb() 89 asm volatile ("vmsave %0\n\t" : : "a" (vmcb_gpa) : "memory"); in generic_svm_setup() 90 vmcb_set_seg(&save->es, get_es(), 0, -1U, data_seg_attr); in generic_svm_setup() 91 vmcb_set_seg(&save->cs, get_cs(), 0, -1U, code_seg_attr); in generic_svm_setup() 92 vmcb_set_seg(&save->ss, get_ss(), 0, -1U, data_seg_attr); in generic_svm_setup() 93 vmcb_set_seg(&save->ds, get_ds(), 0, -1U, data_seg_attr); in generic_svm_setup() 94 vmcb_set_seg(&save->gdtr, 0, get_gdt().address, get_gdt().size, 0); in generic_svm_setup() [all …]
|