| /kernel/linux/linux-6.6/drivers/char/agp/ |
| D | intel-agp.h | 9 #define INTEL_APSIZE 0xb4 10 #define INTEL_ATTBASE 0xb8 11 #define INTEL_AGPCTRL 0xb0 12 #define INTEL_NBXCFG 0x50 13 #define INTEL_ERRSTS 0x91 16 #define I830_GMCH_CTRL 0x52 17 #define I830_GMCH_ENABLED 0x4 18 #define I830_GMCH_MEM_MASK 0x1 19 #define I830_GMCH_MEM_64M 0x1 20 #define I830_GMCH_MEM_128M 0 [all …]
|
| /kernel/linux/linux-5.10/drivers/char/agp/ |
| D | intel-agp.h | 9 #define INTEL_APSIZE 0xb4 10 #define INTEL_ATTBASE 0xb8 11 #define INTEL_AGPCTRL 0xb0 12 #define INTEL_NBXCFG 0x50 13 #define INTEL_ERRSTS 0x91 16 #define I830_GMCH_CTRL 0x52 17 #define I830_GMCH_ENABLED 0x4 18 #define I830_GMCH_MEM_MASK 0x1 19 #define I830_GMCH_MEM_64M 0x1 20 #define I830_GMCH_MEM_128M 0 [all …]
|
| /kernel/linux/linux-5.10/drivers/net/wireless/quantenna/qtnfmac/pcie/ |
| D | pearl_pcie_regs.h | 8 #define PCIE_HDP_CTRL(base) ((base) + 0x2c00) 9 #define PCIE_HDP_AXI_CTRL(base) ((base) + 0x2c04) 10 #define PCIE_HDP_HOST_WR_DESC0(base) ((base) + 0x2c10) 11 #define PCIE_HDP_HOST_WR_DESC0_H(base) ((base) + 0x2c14) 12 #define PCIE_HDP_HOST_WR_DESC1(base) ((base) + 0x2c18) 13 #define PCIE_HDP_HOST_WR_DESC1_H(base) ((base) + 0x2c1c) 14 #define PCIE_HDP_HOST_WR_DESC2(base) ((base) + 0x2c20) 15 #define PCIE_HDP_HOST_WR_DESC2_H(base) ((base) + 0x2c24) 16 #define PCIE_HDP_HOST_WR_DESC3(base) ((base) + 0x2c28) 17 #define PCIE_HDP_HOST_WR_DESC4_H(base) ((base) + 0x2c2c) [all …]
|
| /kernel/linux/linux-6.6/drivers/net/wireless/quantenna/qtnfmac/pcie/ |
| D | pearl_pcie_regs.h | 8 #define PCIE_HDP_CTRL(base) ((base) + 0x2c00) 9 #define PCIE_HDP_AXI_CTRL(base) ((base) + 0x2c04) 10 #define PCIE_HDP_HOST_WR_DESC0(base) ((base) + 0x2c10) 11 #define PCIE_HDP_HOST_WR_DESC0_H(base) ((base) + 0x2c14) 12 #define PCIE_HDP_HOST_WR_DESC1(base) ((base) + 0x2c18) 13 #define PCIE_HDP_HOST_WR_DESC1_H(base) ((base) + 0x2c1c) 14 #define PCIE_HDP_HOST_WR_DESC2(base) ((base) + 0x2c20) 15 #define PCIE_HDP_HOST_WR_DESC2_H(base) ((base) + 0x2c24) 16 #define PCIE_HDP_HOST_WR_DESC3(base) ((base) + 0x2c28) 17 #define PCIE_HDP_HOST_WR_DESC4_H(base) ((base) + 0x2c2c) [all …]
|
| /kernel/linux/linux-6.6/sound/soc/codecs/ |
| D | rt5514.h | 15 #define RT5514_DEVICE_ID 0x10ec5514 17 #define RT5514_RESET 0x2000 18 #define RT5514_PWR_ANA1 0x2004 19 #define RT5514_PWR_ANA2 0x2008 20 #define RT5514_I2S_CTRL1 0x2010 21 #define RT5514_I2S_CTRL2 0x2014 22 #define RT5514_VAD_CTRL6 0x2030 23 #define RT5514_EXT_VAD_CTRL 0x206c 24 #define RT5514_DIG_IO_CTRL 0x2070 25 #define RT5514_PAD_CTRL1 0x2080 [all …]
|
| /kernel/linux/linux-5.10/sound/soc/codecs/ |
| D | rt5514.h | 15 #define RT5514_DEVICE_ID 0x10ec5514 17 #define RT5514_RESET 0x2000 18 #define RT5514_PWR_ANA1 0x2004 19 #define RT5514_PWR_ANA2 0x2008 20 #define RT5514_I2S_CTRL1 0x2010 21 #define RT5514_I2S_CTRL2 0x2014 22 #define RT5514_VAD_CTRL6 0x2030 23 #define RT5514_EXT_VAD_CTRL 0x206c 24 #define RT5514_DIG_IO_CTRL 0x2070 25 #define RT5514_PAD_CTRL1 0x2080 [all …]
|
| /kernel/linux/linux-6.6/arch/arm/boot/dts/sunplus/ |
| D | sunplus-sp7021.dtsi | 23 #clock-cells = <0>; 33 ranges = <0 0x9c000000 0x400000>; 38 reg = <0x4 0x28>, 39 <0x200 0x44>, 40 <0x268 0x04>; 47 reg = <0x780 0x80>, <0xa80 0x80>; 54 reg = <0xaf00 0x34>, <0xaf80 0x58>; 62 reg = <0x14 0x3>; 65 reg = <0x18 0x2>; 68 reg = <0x34 0x6>; [all …]
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/usb/ |
| D | mediatek,mtu3.yaml | 203 "^usb@[0-9a-f]+$": 237 reg = <0x11271000 0x3000>, <0x11280700 0x0100>; 249 mediatek,syscon-wakeup = <&pericfg 0x400 1>; 256 reg = <0x11270000 0x1000>; 273 reg = <0x112c1000 0x3000>, <0x112d0700 0x0100>; 288 reg = <0x11270000 0x1000>; 308 reg = <0x11201000 0x2e00>, <0x11203e00 0x0100>; 314 mediatek,syscon-wakeup = <&pericfg 0x400 1>; 325 reg = <0x11200000 0x1000>;
|
| /kernel/linux/linux-6.6/drivers/phy/lantiq/ |
| D | phy-lantiq-vrx200-pcie.c | 29 #define PCIE_PHY_PLL_CTRL1 0x44 31 #define PCIE_PHY_PLL_CTRL2 0x46 32 #define PCIE_PHY_PLL_CTRL2_CONST_SDM_MASK GENMASK(7, 0) 36 #define PCIE_PHY_PLL_CTRL3 0x48 40 #define PCIE_PHY_PLL_CTRL4 0x4a 41 #define PCIE_PHY_PLL_CTRL5 0x4c 42 #define PCIE_PHY_PLL_CTRL6 0x4e 43 #define PCIE_PHY_PLL_CTRL7 0x50 44 #define PCIE_PHY_PLL_A_CTRL1 0x52 46 #define PCIE_PHY_PLL_A_CTRL2 0x54 [all …]
|
| /kernel/linux/linux-5.10/drivers/phy/lantiq/ |
| D | phy-lantiq-vrx200-pcie.c | 29 #define PCIE_PHY_PLL_CTRL1 0x44 31 #define PCIE_PHY_PLL_CTRL2 0x46 32 #define PCIE_PHY_PLL_CTRL2_CONST_SDM_MASK GENMASK(7, 0) 36 #define PCIE_PHY_PLL_CTRL3 0x48 40 #define PCIE_PHY_PLL_CTRL4 0x4a 41 #define PCIE_PHY_PLL_CTRL5 0x4c 42 #define PCIE_PHY_PLL_CTRL6 0x4e 43 #define PCIE_PHY_PLL_CTRL7 0x50 44 #define PCIE_PHY_PLL_A_CTRL1 0x52 46 #define PCIE_PHY_PLL_A_CTRL2 0x54 [all …]
|
| /kernel/linux/linux-5.10/sound/firewire/motu/ |
| D | amdtp-motu.c | 15 #define CIP_FMT_MOTU 0x02 16 #define CIP_FMT_MOTU_TX_V3 0x22 17 #define MOTU_FDF_AM824 0x22 55 [CIP_SFC_48000] = { 512, 0 }, in amdtp_motu_set_parameters() 57 [CIP_SFC_96000] = { 256, 0 }, in amdtp_motu_set_parameters() 59 [CIP_SFC_192000] = { 128, 0 }, in amdtp_motu_set_parameters() 70 for (i = 0; i < ARRAY_SIZE(snd_motu_clock_rates); ++i) { in amdtp_motu_set_parameters() 87 if (err < 0) in amdtp_motu_set_parameters() 97 p->midi_db_count = 0; in amdtp_motu_set_parameters() 101 delay = 0x2e00; in amdtp_motu_set_parameters() [all …]
|
| /kernel/linux/linux-6.6/drivers/bus/ |
| D | omap_l3_noc.h | 16 #define CUSTOM_ERROR 0x2 17 #define STANDARD_ERROR 0x0 18 #define INBAND_ERROR 0x0 19 #define L3_APPLICATION_ERROR 0x0 20 #define L3_DEBUG_ERROR 0x1 23 #define L3_TARG_STDERRLOG_MAIN 0x48 24 #define L3_TARG_STDERRLOG_HDR 0x4c 25 #define L3_TARG_STDERRLOG_MSTADDR 0x50 26 #define L3_TARG_STDERRLOG_INFO 0x58 27 #define L3_TARG_STDERRLOG_SLVOFSLSB 0x5c [all …]
|
| /kernel/linux/linux-5.10/drivers/bus/ |
| D | omap_l3_noc.h | 24 #define CUSTOM_ERROR 0x2 25 #define STANDARD_ERROR 0x0 26 #define INBAND_ERROR 0x0 27 #define L3_APPLICATION_ERROR 0x0 28 #define L3_DEBUG_ERROR 0x1 31 #define L3_TARG_STDERRLOG_MAIN 0x48 32 #define L3_TARG_STDERRLOG_HDR 0x4c 33 #define L3_TARG_STDERRLOG_MSTADDR 0x50 34 #define L3_TARG_STDERRLOG_INFO 0x58 35 #define L3_TARG_STDERRLOG_SLVOFSLSB 0x5c [all …]
|
| /kernel/linux/linux-6.6/drivers/net/wireless/mediatek/mt7601u/ |
| D | regs.h | 12 #define MT_ASIC_VERSION 0x0000 14 #define MT76XX_REV_E3 0x22 15 #define MT76XX_REV_E4 0x33 17 #define MT_CMB_CTRL 0x0020 21 #define MT_EFUSE_CTRL 0x0024 22 #define MT_EFUSE_CTRL_AOUT GENMASK(5, 0) 30 #define MT_EFUSE_DATA_BASE 0x0028 33 #define MT_COEXCFG0 0x0040 34 #define MT_COEXCFG0_COEX_EN BIT(0) 36 #define MT_WLAN_FUN_CTRL 0x0080 [all …]
|
| /kernel/linux/linux-5.10/drivers/net/wireless/mediatek/mt7601u/ |
| D | regs.h | 12 #define MT_ASIC_VERSION 0x0000 14 #define MT76XX_REV_E3 0x22 15 #define MT76XX_REV_E4 0x33 17 #define MT_CMB_CTRL 0x0020 21 #define MT_EFUSE_CTRL 0x0024 22 #define MT_EFUSE_CTRL_AOUT GENMASK(5, 0) 30 #define MT_EFUSE_DATA_BASE 0x0028 33 #define MT_COEXCFG0 0x0040 34 #define MT_COEXCFG0_COEX_EN BIT(0) 36 #define MT_WLAN_FUN_CTRL 0x0080 [all …]
|
| /kernel/linux/linux-6.6/drivers/clk/imx/ |
| D | clk-imx93.c | 58 { IMX93_CLK_A55_PERIPH, "a55_periph_root", 0x0000, FAST_SEL, CLK_IS_CRITICAL }, 59 { IMX93_CLK_A55_MTR_BUS, "a55_mtr_bus_root", 0x0080, LOW_SPEED_IO_SEL, CLK_IS_CRITICAL }, 60 { IMX93_CLK_A55, "a55_alt_root", 0x0100, FAST_SEL, CLK_IS_CRITICAL }, 61 { IMX93_CLK_M33, "m33_root", 0x0180, LOW_SPEED_IO_SEL, CLK_IS_CRITICAL }, 62 { IMX93_CLK_BUS_WAKEUP, "bus_wakeup_root", 0x0280, LOW_SPEED_IO_SEL, CLK_IS_CRITICAL }, 63 { IMX93_CLK_BUS_AON, "bus_aon_root", 0x0300, LOW_SPEED_IO_SEL, CLK_IS_CRITICAL }, 64 { IMX93_CLK_WAKEUP_AXI, "wakeup_axi_root", 0x0380, FAST_SEL, CLK_IS_CRITICAL }, 65 { IMX93_CLK_SWO_TRACE, "swo_trace_root", 0x0400, LOW_SPEED_IO_SEL, }, 66 { IMX93_CLK_M33_SYSTICK, "m33_systick_root", 0x0480, LOW_SPEED_IO_SEL, }, 67 { IMX93_CLK_FLEXIO1, "flexio1_root", 0x0500, LOW_SPEED_IO_SEL, }, [all …]
|
| /kernel/linux/linux-6.6/drivers/net/ethernet/amd/ |
| D | ariadne.h | 17 * Publication #16907, Rev. B, Amendment/0, May 1994 62 #define CSR0 0x0000 /* - PCnet-ISA Controller Status */ 63 #define CSR1 0x0100 /* - IADR[15:0] */ 64 #define CSR2 0x0200 /* - IADR[23:16] */ 65 #define CSR3 0x0300 /* - Interrupt Masks and Deferral Control */ 66 #define CSR4 0x0400 /* - Test and Features Control */ 67 #define CSR6 0x0600 /* RCV/XMT Descriptor Table Length */ 68 #define CSR8 0x0800 /* - Logical Address Filter, LADRF[15:0] */ 69 #define CSR9 0x0900 /* - Logical Address Filter, LADRF[31:16] */ 70 #define CSR10 0x0a00 /* - Logical Address Filter, LADRF[47:32] */ [all …]
|
| /kernel/linux/linux-5.10/drivers/net/ethernet/amd/ |
| D | ariadne.h | 17 * Publication #16907, Rev. B, Amendment/0, May 1994 62 #define CSR0 0x0000 /* - PCnet-ISA Controller Status */ 63 #define CSR1 0x0100 /* - IADR[15:0] */ 64 #define CSR2 0x0200 /* - IADR[23:16] */ 65 #define CSR3 0x0300 /* - Interrupt Masks and Deferral Control */ 66 #define CSR4 0x0400 /* - Test and Features Control */ 67 #define CSR6 0x0600 /* RCV/XMT Descriptor Table Length */ 68 #define CSR8 0x0800 /* - Logical Address Filter, LADRF[15:0] */ 69 #define CSR9 0x0900 /* - Logical Address Filter, LADRF[31:16] */ 70 #define CSR10 0x0a00 /* - Logical Address Filter, LADRF[47:32] */ [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/meson/ |
| D | meson_viu.c | 46 VIU_MATRIX_OSD_EOTF = 0, 51 VIU_LUT_OSD_EOTF = 0, 63 0, 0, 0, /* pre offset */ 67 0, 0, 0, /* 10'/11'/12' */ 68 0, 0, 0, /* 20'/21'/22' */ 70 0, 0, 0 /* mode, right_shift, clip_en */ 85 writel(((m[0] & 0xfff) << 16) | (m[1] & 0xfff), in meson_viu_set_g12a_osd1_matrix() 87 writel(m[2] & 0xfff, in meson_viu_set_g12a_osd1_matrix() 89 writel(((m[3] & 0x1fff) << 16) | (m[4] & 0x1fff), in meson_viu_set_g12a_osd1_matrix() 91 writel(((m[5] & 0x1fff) << 16) | (m[6] & 0x1fff), in meson_viu_set_g12a_osd1_matrix() [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/meson/ |
| D | meson_viu.c | 46 VIU_MATRIX_OSD_EOTF = 0, 51 VIU_LUT_OSD_EOTF = 0, 63 0, 0, 0, /* pre offset */ 67 0, 0, 0, /* 10'/11'/12' */ 68 0, 0, 0, /* 20'/21'/22' */ 70 0, 0, 0 /* mode, right_shift, clip_en */ 85 writel(((m[0] & 0xfff) << 16) | (m[1] & 0xfff), in meson_viu_set_g12a_osd1_matrix() 87 writel(m[2] & 0xfff, in meson_viu_set_g12a_osd1_matrix() 89 writel(((m[3] & 0x1fff) << 16) | (m[4] & 0x1fff), in meson_viu_set_g12a_osd1_matrix() 91 writel(((m[5] & 0x1fff) << 16) | (m[6] & 0x1fff), in meson_viu_set_g12a_osd1_matrix() [all …]
|
| /kernel/linux/linux-6.6/drivers/net/wireless/mediatek/mt76/ |
| D | mt76x02_regs.h | 9 #define MT_ASIC_VERSION 0x0000 11 #define MT76XX_REV_E3 0x22 12 #define MT76XX_REV_E4 0x33 14 #define MT_CMB_CTRL 0x0020 18 #define MT_EFUSE_CTRL 0x0024 19 #define MT_EFUSE_CTRL_AOUT GENMASK(5, 0) 27 #define MT_EFUSE_DATA_BASE 0x0028 30 #define MT_COEXCFG0 0x0040 31 #define MT_COEXCFG0_COEX_EN BIT(0) 33 #define MT_WLAN_FUN_CTRL 0x0080 [all …]
|
| /kernel/linux/linux-5.10/drivers/net/wireless/mediatek/mt76/ |
| D | mt76x02_regs.h | 9 #define MT_ASIC_VERSION 0x0000 11 #define MT76XX_REV_E3 0x22 12 #define MT76XX_REV_E4 0x33 14 #define MT_CMB_CTRL 0x0020 18 #define MT_EFUSE_CTRL 0x0024 19 #define MT_EFUSE_CTRL_AOUT GENMASK(5, 0) 27 #define MT_EFUSE_DATA_BASE 0x0028 30 #define MT_COEXCFG0 0x0040 31 #define MT_COEXCFG0_COEX_EN BIT(0) 33 #define MT_WLAN_FUN_CTRL 0x0080 [all …]
|
| /kernel/linux/linux-6.6/arch/arm64/boot/dts/mediatek/ |
| D | mt7986a.dtsi | 21 #size-cells = <0>; 22 cpu0: cpu@0 { 24 reg = <0x0>; 32 reg = <0x1>; 40 reg = <0x2>; 48 reg = <0x3>; 58 #clock-cells = <0>; 73 reg = <0 0x43000000 0 0x30000>; 79 reg = <0 0x4fc00000 0 0x00100000>; 83 reg = <0 0x4fd00000 0 0x40000>; [all …]
|
| D | mt8365.dtsi | 21 #size-cells = <0>; 23 cluster0_opp: opp-table-0 { 125 cpu0: cpu@0 { 128 reg = <0x0>; 132 i-cache-size = <0x8000>; 135 d-cache-size = <0x8000>; 148 reg = <0x1>; 152 i-cache-size = <0x8000>; 155 d-cache-size = <0x8000>; 168 reg = <0x2>; [all …]
|
| /kernel/linux/linux-5.10/drivers/net/wireless/intel/iwlegacy/ |
| D | prph.h | 70 #define PRPH_BASE (0x00000) 71 #define PRPH_END (0xFFFFF) 74 #define APMG_BASE (PRPH_BASE + 0x3000) 75 #define APMG_CLK_CTRL_REG (APMG_BASE + 0x0000) 76 #define APMG_CLK_EN_REG (APMG_BASE + 0x0004) 77 #define APMG_CLK_DIS_REG (APMG_BASE + 0x0008) 78 #define APMG_PS_CTRL_REG (APMG_BASE + 0x000c) 79 #define APMG_PCIDEV_STT_REG (APMG_BASE + 0x0010) 80 #define APMG_RFKILL_REG (APMG_BASE + 0x0014) 81 #define APMG_RTC_INT_STT_REG (APMG_BASE + 0x001c) [all …]
|