| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/phy/ |
| D | amlogic,meson8-hdmi-tx-phy.yaml | 23 pattern: "^hdmi-phy@[0-9a-f]+$" 43 const: 0 55 reg = <0x3a0 0xc>; 57 #phy-cells = <0>; 62 reg = <0x3a0 0xc>; 64 #phy-cells = <0>;
|
| /kernel/linux/linux-5.10/arch/loongarch/kvm/intc/ |
| D | ls7a_irq.h | 21 #define LS7A_ROUTE_ENTRY_OFFSET 0x100 22 #define LS7A_INT_ID_OFFSET 0x0 23 #define LS7A_INT_ID_VAL 0x7000000UL 24 #define LS7A_INT_ID_VER 0x1f0001UL 25 #define LS7A_INT_MASK_OFFSET 0x20 26 #define LS7A_INT_EDGE_OFFSET 0x60 27 #define LS7A_INT_CLEAR_OFFSET 0x80 28 #define LS7A_INT_STATUS_OFFSET 0x3a0 29 #define LS7A_INT_POL_OFFSET 0x3e0 30 #define LS7A_HTMSI_EN_OFFSET 0x40 [all …]
|
| /kernel/linux/linux-5.10/arch/sh/drivers/pci/ |
| D | fixups-se7751.c | 14 case 0: return evt2irq(0x3a0); in pcibios_map_platform_irq() 15 case 1: return evt2irq(0x3a0); /* AMD Ethernet controller */ in pcibios_map_platform_irq() 25 #define PCIMCR_MRSET_OFF 0xBFFFFFFF 26 #define PCIMCR_RFSH_OFF 0xFFFFFFFB 58 bcr1 = bcr1 | 0x00080000; /* Enable Bit 19, BREQEN */ in pci_fixup_pcic() 61 bcr1 = bcr1 | 0x40080000; /* Enable Bit 19 BREQEN, set PCIC to slave */ in pci_fixup_pcic() 72 PCIC_WRITE(SH7751_PCIINTM, 0x0000c3ff); in pci_fixup_pcic() 73 PCIC_WRITE(SH7751_PCIAINTM, 0x0000380f); in pci_fixup_pcic() 76 PCIC_WRITE(SH7751_PCICONF1, 0xF39000C7); /* Bus Master, Mem & I/O access */ in pci_fixup_pcic() 77 PCIC_WRITE(SH7751_PCICONF2, 0x00000000); /* PCI Class code & Revision ID */ in pci_fixup_pcic() [all …]
|
| /kernel/linux/linux-6.6/arch/sh/drivers/pci/ |
| D | fixups-se7751.c | 14 case 0: return evt2irq(0x3a0); in pcibios_map_platform_irq() 15 case 1: return evt2irq(0x3a0); /* AMD Ethernet controller */ in pcibios_map_platform_irq() 25 #define PCIMCR_MRSET_OFF 0xBFFFFFFF 26 #define PCIMCR_RFSH_OFF 0xFFFFFFFB 58 bcr1 = bcr1 | 0x00080000; /* Enable Bit 19, BREQEN */ in pci_fixup_pcic() 61 bcr1 = bcr1 | 0x40080000; /* Enable Bit 19 BREQEN, set PCIC to slave */ in pci_fixup_pcic() 72 PCIC_WRITE(SH7751_PCIINTM, 0x0000c3ff); in pci_fixup_pcic() 73 PCIC_WRITE(SH7751_PCIAINTM, 0x0000380f); in pci_fixup_pcic() 76 PCIC_WRITE(SH7751_PCICONF1, 0xF39000C7); /* Bus Master, Mem & I/O access */ in pci_fixup_pcic() 77 PCIC_WRITE(SH7751_PCICONF2, 0x00000000); /* PCI Class code & Revision ID */ in pci_fixup_pcic() [all …]
|
| /kernel/linux/linux-6.6/arch/sh/include/mach-common/mach/ |
| D | lboxre2.h | 12 #define IRQ_CF1 evt2irq(0x320) /* CF1 */ 13 #define IRQ_CF0 evt2irq(0x340) /* CF0 */ 14 #define IRQ_INTD evt2irq(0x360) /* INTD */ 15 #define IRQ_ETH1 evt2irq(0x380) /* Ether1 */ 16 #define IRQ_ETH0 evt2irq(0x3a0) /* Ether0 */ 17 #define IRQ_INTA evt2irq(0x3c0) /* INTA */
|
| /kernel/linux/linux-5.10/arch/sh/include/mach-common/mach/ |
| D | lboxre2.h | 12 #define IRQ_CF1 evt2irq(0x320) /* CF1 */ 13 #define IRQ_CF0 evt2irq(0x340) /* CF0 */ 14 #define IRQ_INTD evt2irq(0x360) /* INTD */ 15 #define IRQ_ETH1 evt2irq(0x380) /* Ether1 */ 16 #define IRQ_ETH0 evt2irq(0x3a0) /* Ether0 */ 17 #define IRQ_INTA evt2irq(0x3c0) /* INTA */
|
| /kernel/linux/linux-6.6/include/linux/regulator/ |
| D | mt6315-regulator.h | 14 MT6315_VBUCK1 = 0, 22 #define MT6315_TOP2_ELR7 0x139 23 #define MT6315_TOP_TMA_KEY 0x39F 24 #define MT6315_TOP_TMA_KEY_H 0x3A0 25 #define MT6315_BUCK_TOP_CON0 0x1440 26 #define MT6315_BUCK_TOP_CON1 0x1443 27 #define MT6315_BUCK_TOP_ELR0 0x1449 28 #define MT6315_BUCK_TOP_ELR2 0x144B 29 #define MT6315_BUCK_TOP_ELR4 0x144D 30 #define MT6315_BUCK_TOP_ELR6 0x144F [all …]
|
| /kernel/linux/linux-6.6/arch/sh/include/mach-landisk/mach/ |
| D | iodata_landisk.h | 16 #define PA_USB 0xa4000000 /* USB Controller M66590 */ 18 #define PA_ATARST 0xb0000000 /* ATA/FATA Access Control Register */ 19 #define PA_LED 0xb0000001 /* LED Control Register */ 20 #define PA_STATUS 0xb0000002 /* Switch Status Register */ 21 #define PA_SHUTDOWN 0xb0000003 /* Shutdown Control Register */ 22 #define PA_PCIPME 0xb0000004 /* PCI PME Status Register */ 23 #define PA_IMASK 0xb0000005 /* Interrupt Mask Register */ 25 #define PA_PWRINT_CLR 0xb0000006 /* Shutdown Interrupt clear Register */ 27 #define PA_PIDE_OFFSET 0x40 /* CF IDE Offset */ 28 #define PA_SIDE_OFFSET 0x40 /* HDD IDE Offset */ [all …]
|
| /kernel/linux/linux-5.10/arch/sh/include/mach-landisk/mach/ |
| D | iodata_landisk.h | 16 #define PA_USB 0xa4000000 /* USB Controller M66590 */ 18 #define PA_ATARST 0xb0000000 /* ATA/FATA Access Control Register */ 19 #define PA_LED 0xb0000001 /* LED Control Register */ 20 #define PA_STATUS 0xb0000002 /* Switch Status Register */ 21 #define PA_SHUTDOWN 0xb0000003 /* Shutdown Control Register */ 22 #define PA_PCIPME 0xb0000004 /* PCI PME Status Register */ 23 #define PA_IMASK 0xb0000005 /* Interrupt Mask Register */ 25 #define PA_PWRINT_CLR 0xb0000006 /* Shutdown Interrupt clear Register */ 27 #define PA_PIDE_OFFSET 0x40 /* CF IDE Offset */ 28 #define PA_SIDE_OFFSET 0x40 /* HDD IDE Offset */ [all …]
|
| /kernel/linux/linux-6.6/arch/sh/include/mach-se/mach/ |
| D | se7751.h | 19 #define PA_ROM 0x00000000 /* EPROM */ 20 #define PA_ROM_SIZE 0x00400000 /* EPROM size 4M byte */ 21 #define PA_FROM 0x01000000 /* EPROM */ 22 #define PA_FROM_SIZE 0x00400000 /* EPROM size 4M byte */ 23 #define PA_EXT1 0x04000000 24 #define PA_EXT1_SIZE 0x04000000 25 #define PA_EXT2 0x08000000 26 #define PA_EXT2_SIZE 0x04000000 27 #define PA_SDRAM 0x0c000000 28 #define PA_SDRAM_SIZE 0x04000000 [all …]
|
| /kernel/linux/linux-5.10/arch/sh/include/mach-se/mach/ |
| D | se7751.h | 19 #define PA_ROM 0x00000000 /* EPROM */ 20 #define PA_ROM_SIZE 0x00400000 /* EPROM size 4M byte */ 21 #define PA_FROM 0x01000000 /* EPROM */ 22 #define PA_FROM_SIZE 0x00400000 /* EPROM size 4M byte */ 23 #define PA_EXT1 0x04000000 24 #define PA_EXT1_SIZE 0x04000000 25 #define PA_EXT2 0x08000000 26 #define PA_EXT2_SIZE 0x04000000 27 #define PA_SDRAM 0x0c000000 28 #define PA_SDRAM_SIZE 0x04000000 [all …]
|
| /kernel/linux/linux-6.6/arch/arm64/boot/dts/freescale/ |
| D | imx8mp-pinfunc.h | 13 #define MX8MP_IOMUXC_GPIO1_IO00__GPIO1_IO00 0x014 0x274 0x000 0x0 0x0 14 #define MX8MP_IOMUXC_GPIO1_IO00__CCM_ENET_PHY_REF_CLK_ROOT 0x014 0x274 0x000 0x1 0x0 15 #define MX8MP_IOMUXC_GPIO1_IO00__ISP_FL_TRIG_0 0x014 0x274 0x5D4 0x3 0x0 16 #define MX8MP_IOMUXC_GPIO1_IO00__CCM_EXT_CLK1 0x014 0x274 0x000 0x6 0x0 17 #define MX8MP_IOMUXC_GPIO1_IO01__GPIO1_IO01 0x018 0x278 0x000 0x0 0x0 18 #define MX8MP_IOMUXC_GPIO1_IO01__PWM1_OUT 0x018 0x278 0x000 0x1 0x0 19 #define MX8MP_IOMUXC_GPIO1_IO01__ISP_SHUTTER_TRIG_0 0x018 0x278 0x5DC 0x3 0x0 20 #define MX8MP_IOMUXC_GPIO1_IO01__CCM_EXT_CLK2 0x018 0x278 0x000 0x6 0x0 21 #define MX8MP_IOMUXC_GPIO1_IO02__GPIO1_IO02 0x01C 0x27C 0x000 0x0 0x0 22 #define MX8MP_IOMUXC_GPIO1_IO02__WDOG1_WDOG_B 0x01C 0x27C 0x000 0x1 0x0 [all …]
|
| /kernel/linux/linux-5.10/arch/arm64/boot/dts/freescale/ |
| D | imx8mp-pinfunc.h | 13 #define MX8MP_IOMUXC_GPIO1_IO00__GPIO1_IO00 0x014 0x274 0x000 0x0 0x0 14 #define MX8MP_IOMUXC_GPIO1_IO00__CCM_ENET_PHY_REF_CLK_ROOT 0x014 0x274 0x000 0x1 0x0 15 #define MX8MP_IOMUXC_GPIO1_IO00__ISP_FL_TRIG_0 0x014 0x274 0x5D4 0x3 0x0 16 #define MX8MP_IOMUXC_GPIO1_IO00__CCM_EXT_CLK1 0x014 0x274 0x000 0x6 0x0 17 #define MX8MP_IOMUXC_GPIO1_IO01__GPIO1_IO01 0x018 0x278 0x000 0x0 0x0 18 #define MX8MP_IOMUXC_GPIO1_IO01__PWM1_OUT 0x018 0x278 0x000 0x1 0x0 19 #define MX8MP_IOMUXC_GPIO1_IO01__ISP_SHUTTER_TRIG_0 0x018 0x278 0x5DC 0x3 0x0 20 #define MX8MP_IOMUXC_GPIO1_IO01__CCM_EXT_CLK2 0x018 0x278 0x000 0x6 0x0 21 #define MX8MP_IOMUXC_GPIO1_IO02__GPIO1_IO02 0x01C 0x27C 0x000 0x0 0x0 22 #define MX8MP_IOMUXC_GPIO1_IO02__WDOG1_WDOG_B 0x01C 0x27C 0x000 0x1 0x0 [all …]
|
| /kernel/linux/linux-6.6/drivers/net/wireless/intersil/p54/ |
| D | p54usb.h | 19 #define NET2280_BASE 0x10000000 20 #define NET2280_BASE2 0x20000000 30 #define NET2280_CLK_STOP (0 << LOCAL_CLOCK_FREQUENCY) 44 #define NET2280_DEVINIT 0x00 45 #define NET2280_USBIRQENB1 0x24 46 #define NET2280_IRQSTAT1 0x2c 47 #define NET2280_FIFOCTL 0x38 48 #define NET2280_GPIOCTL 0x50 49 #define NET2280_RELNUM 0x88 50 #define NET2280_EPA_RSP 0x324 [all …]
|
| /kernel/linux/linux-5.10/drivers/net/wireless/intersil/p54/ |
| D | p54usb.h | 19 #define NET2280_BASE 0x10000000 20 #define NET2280_BASE2 0x20000000 30 #define NET2280_CLK_STOP (0 << LOCAL_CLOCK_FREQUENCY) 44 #define NET2280_DEVINIT 0x00 45 #define NET2280_USBIRQENB1 0x24 46 #define NET2280_IRQSTAT1 0x2c 47 #define NET2280_FIFOCTL 0x38 48 #define NET2280_GPIOCTL 0x50 49 #define NET2280_RELNUM 0x88 50 #define NET2280_EPA_RSP 0x324 [all …]
|
| /kernel/linux/linux-6.6/arch/arm/boot/dts/nxp/imx/ |
| D | imxrt1170-pinfunc.h | 10 #define IMX_PAD_SION 0x40000000 17 #define IOMUXC_GPIO_LPSR_00_FLEXCAN3_TX 0x000 0x040 0x0 0x0 0x0 18 #define IOMUXC_GPIO_LPSR_00_MIC_CLK 0x000 0x040 0x0 0x1 0x0 19 #define IOMUXC_GPIO_LPSR_00_MQS_RIGHT 0x000 0x040 0x0 0x2 0x0 20 #define IOMUXC_GPIO_LPSR_00_ARM_CM4_EVENTO 0x000 0x040 0x0 0x3 0x0 21 #define IOMUXC_GPIO_LPSR_00_GPIO_MUX6_IO00 0x000 0x040 0x0 0x5 0x0 22 #define IOMUXC_GPIO_LPSR_00_LPUART12_TXD 0x000 0x040 0x0B0 0x6 0x0 23 #define IOMUXC_GPIO_LPSR_00_SAI4_MCLK 0x000 0x040 0x0C8 0x7 0x0 24 #define IOMUXC_GPIO_LPSR_00_GPIO12_IO00 0x000 0x040 0x0 0xA 0x0 26 #define IOMUXC_GPIO_LPSR_01_FLEXCAN3_RX 0x004 0x044 0x080 0x0 0x0 [all …]
|
| D | imxrt1050-pinfunc.h | 10 #define IMX_PAD_SION 0x40000000 17 #define MXRT1050_IOMUXC_GPIO_EMC_00_SEMC_DA00 0x014 0x204 0x000 0x0 0x0 18 #define MXRT1050_IOMUXC_GPIO_EMC_00_FLEXPWM4_PWM0_A 0x014 0x204 0x494 0x1 0x0 19 #define MXRT1050_IOMUXC_GPIO_EMC_00_LPSPI2_SCK 0x014 0x204 0x500 0x2 0x1 20 #define MXRT1050_IOMUXC_GPIO_EMC_00_XBAR_INOUT2 0x014 0x204 0x60C 0x3 0x0 21 #define MXRT1050_IOMUXC_GPIO_EMC_00_FLEXIO1_D00 0x014 0x204 0x000 0x4 0x0 22 #define MXRT1050_IOMUXC_GPIO_EMC_00_GPIO4_IO00 0x014 0x204 0x000 0x5 0x0 24 #define MXRT1050_IOMUXC_GPIO_EMC_01_SEMC_DA01 0x018 0x208 0x000 0x0 0x0 25 #define MXRT1050_IOMUXC_GPIO_EMC_01_FLEXPWM4_PWM0_B 0x018 0x208 0x000 0x1 0x0 26 #define MXRT1050_IOMUXC_GPIO_EMC_01_LPSPI2_PCS0 0x018 0x208 0x4FC 0x2 0x1 [all …]
|
| D | imx25-pinfunc.h | 16 #define MX25_PAD_A10__A10 0x008 0x000 0x000 0x00 0x000 17 #define MX25_PAD_A10__GPIO_4_0 0x008 0x000 0x000 0x05 0x000 19 #define MX25_PAD_A13__A13 0x00c 0x22C 0x000 0x00 0x000 20 #define MX25_PAD_A13__GPIO_4_1 0x00c 0x22C 0x000 0x05 0x000 21 #define MX25_PAD_A13__LCDC_CLS 0x00c 0x22C 0x000 0x07 0x000 23 #define MX25_PAD_A14__A14 0x010 0x230 0x000 0x00 0x000 24 #define MX25_PAD_A14__GPIO_2_0 0x010 0x230 0x000 0x05 0x000 25 #define MX25_PAD_A14__SIM1_CLK1 0x010 0x230 0x000 0x06 0x000 26 #define MX25_PAD_A14__LCDC_SPL 0x010 0x230 0x000 0x07 0x000 28 #define MX25_PAD_A15__A15 0x014 0x234 0x000 0x00 0x000 [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/i915/gt/ |
| D | intel_lrc.h | 38 #define RING_ELSP(base) _MMIO((base) + 0x230) 39 #define RING_EXECLIST_STATUS_LO(base) _MMIO((base) + 0x234) 40 #define RING_EXECLIST_STATUS_HI(base) _MMIO((base) + 0x234 + 4) 41 #define RING_CONTEXT_CONTROL(base) _MMIO((base) + 0x244) 43 #define CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT (1 << 0) 47 #define RING_CONTEXT_STATUS_PTR(base) _MMIO((base) + 0x3a0) 48 #define RING_EXECLIST_SQ_CONTENTS(base) _MMIO((base) + 0x510) 49 #define RING_EXECLIST_CONTROL(base) _MMIO((base) + 0x550) 51 #define EL_CTRL_LOAD (1 << 0) 55 * wraps to 0." [all …]
|
| /kernel/linux/linux-6.6/drivers/phy/amlogic/ |
| D | phy-meson8-hdmi-tx.c | 25 #define HHI_HDMI_PHY_CNTL0 0x3a0 27 #define HHI_HDMI_PHY_CNTL0_HDMI_CTL0 GENMASK(15, 0) 29 #define HHI_HDMI_PHY_CNTL1 0x3a4 31 #define HHI_HDMI_PHY_CNTL1_SOFT_RESET BIT(0) 33 #define HHI_HDMI_PHY_CNTL2 0x3a8 53 return 0; in phy_meson8_hdmi_tx_exit() 63 hdmi_ctl0 = 0x1e8b; in phy_meson8_hdmi_tx_power_on() 65 hdmi_ctl0 = 0x4d0b; in phy_meson8_hdmi_tx_power_on() 68 FIELD_PREP(HHI_HDMI_PHY_CNTL0_HDMI_CTL1, 0x08c3) | in phy_meson8_hdmi_tx_power_on() 71 regmap_write(priv->hhi, HHI_HDMI_PHY_CNTL1, 0x0); in phy_meson8_hdmi_tx_power_on() [all …]
|
| /kernel/linux/linux-5.10/arch/arm/boot/dts/ |
| D | imx25-pinfunc.h | 16 #define MX25_PAD_A10__A10 0x008 0x000 0x000 0x00 0x000 17 #define MX25_PAD_A10__GPIO_4_0 0x008 0x000 0x000 0x05 0x000 19 #define MX25_PAD_A13__A13 0x00c 0x22C 0x000 0x00 0x000 20 #define MX25_PAD_A13__GPIO_4_1 0x00c 0x22C 0x000 0x05 0x000 21 #define MX25_PAD_A13__LCDC_CLS 0x00c 0x22C 0x000 0x07 0x000 23 #define MX25_PAD_A14__A14 0x010 0x230 0x000 0x00 0x000 24 #define MX25_PAD_A14__GPIO_2_0 0x010 0x230 0x000 0x05 0x000 25 #define MX25_PAD_A14__SIM1_CLK1 0x010 0x230 0x000 0x06 0x000 26 #define MX25_PAD_A14__LCDC_SPL 0x010 0x230 0x000 0x07 0x000 28 #define MX25_PAD_A15__A15 0x014 0x234 0x000 0x00 0x000 [all …]
|
| /kernel/linux/linux-5.10/arch/sh/include/mach-sdk7786/mach/ |
| D | fpga.h | 9 #define SRSTR 0x000 10 #define SRSTR_MAGIC 0x1971 /* Fixed magical read value */ 12 #define INTASR 0x010 13 #define INTAMR 0x020 14 #define MODSWR 0x030 15 #define INTTESTR 0x040 16 #define SYSSR 0x050 17 #define NRGPR 0x060 19 #define NMISR 0x070 20 #define NMISR_MAN_NMI BIT(0) [all …]
|
| /kernel/linux/linux-6.6/arch/sh/include/mach-sdk7786/mach/ |
| D | fpga.h | 9 #define SRSTR 0x000 10 #define SRSTR_MAGIC 0x1971 /* Fixed magical read value */ 12 #define INTASR 0x010 13 #define INTAMR 0x020 14 #define MODSWR 0x030 15 #define INTTESTR 0x040 16 #define SYSSR 0x050 17 #define NRGPR 0x060 19 #define NMISR 0x070 20 #define NMISR_MAN_NMI BIT(0) [all …]
|
| /kernel/linux/linux-5.10/drivers/thermal/ti-soc-thermal/ |
| D | dra752-bandgap.h | 27 * DRA752_BANDGAP_BASE 0x4a0021e0 34 #define DRA752_BANDGAP_CTRL_1_OFFSET 0x1a0 35 #define DRA752_BANDGAP_STATUS_1_OFFSET 0x1c8 36 #define DRA752_BANDGAP_CTRL_2_OFFSET 0x39c 37 #define DRA752_BANDGAP_STATUS_2_OFFSET 0x3b8 40 #define DRA752_STD_FUSE_OPP_BGAP_CORE_OFFSET 0x8 41 #define DRA752_TEMP_SENSOR_CORE_OFFSET 0x154 42 #define DRA752_BANDGAP_THRESHOLD_CORE_OFFSET 0x1ac 43 #define DRA752_DTEMP_CORE_1_OFFSET 0x20c 44 #define DRA752_DTEMP_CORE_2_OFFSET 0x210 [all …]
|
| /kernel/linux/linux-6.6/drivers/thermal/ti-soc-thermal/ |
| D | dra752-bandgap.h | 27 * DRA752_BANDGAP_BASE 0x4a0021e0 34 #define DRA752_BANDGAP_CTRL_1_OFFSET 0x1a0 35 #define DRA752_BANDGAP_STATUS_1_OFFSET 0x1c8 36 #define DRA752_BANDGAP_CTRL_2_OFFSET 0x39c 37 #define DRA752_BANDGAP_STATUS_2_OFFSET 0x3b8 40 #define DRA752_STD_FUSE_OPP_BGAP_CORE_OFFSET 0x8 41 #define DRA752_TEMP_SENSOR_CORE_OFFSET 0x154 42 #define DRA752_BANDGAP_THRESHOLD_CORE_OFFSET 0x1ac 43 #define DRA752_DTEMP_CORE_1_OFFSET 0x20c 44 #define DRA752_DTEMP_CORE_2_OFFSET 0x210 [all …]
|