| /kernel/linux/linux-5.10/arch/arm/boot/dts/ |
| D | bcm2836.dtsi | 10 ranges = <0x7e000000 0x3f000000 0x1000000>, 11 <0x40000000 0x40000000 0x00001000>; 12 dma-ranges = <0xc0000000 0x00000000 0x3f000000>; 16 reg = <0x40000000 0x100>; 32 interrupts = <0 IRQ_TYPE_LEVEL_HIGH>, // PHYS_SECURE_PPI 41 #size-cells = <0>; 44 v7_cpu0: cpu@0 { 47 reg = <0xf00>; 54 reg = <0xf01>; 61 reg = <0xf02>; [all …]
|
| D | bcm2837.dtsi | 9 ranges = <0x7e000000 0x3f000000 0x1000000>, 10 <0x40000000 0x40000000 0x00001000>; 11 dma-ranges = <0xc0000000 0x00000000 0x3f000000>; 15 reg = <0x40000000 0x100>; 31 interrupts = <0 IRQ_TYPE_LEVEL_HIGH>, // PHYS_SECURE_PPI 40 #size-cells = <0>; 50 cpu0: cpu@0 { 53 reg = <0>; 55 cpu-release-addr = <0x0 0x000000d8>; 56 d-cache-size = <0x8000>; [all …]
|
| /kernel/linux/linux-6.6/drivers/accel/habanalabs/include/goya/asic_reg/ |
| D | tpc0_nrtr_masks.h | 23 #define TPC0_NRTR_HBW_MAX_CRED_WR_RQ_SHIFT 0 24 #define TPC0_NRTR_HBW_MAX_CRED_WR_RQ_MASK 0x3F 26 #define TPC0_NRTR_HBW_MAX_CRED_WR_RS_MASK 0x3F00 28 #define TPC0_NRTR_HBW_MAX_CRED_RD_RQ_MASK 0x3F0000 30 #define TPC0_NRTR_HBW_MAX_CRED_RD_RS_MASK 0x3F000000 33 #define TPC0_NRTR_LBW_MAX_CRED_WR_RQ_SHIFT 0 34 #define TPC0_NRTR_LBW_MAX_CRED_WR_RQ_MASK 0x3F 36 #define TPC0_NRTR_LBW_MAX_CRED_WR_RS_MASK 0x3F00 38 #define TPC0_NRTR_LBW_MAX_CRED_RD_RQ_MASK 0x3F0000 40 #define TPC0_NRTR_LBW_MAX_CRED_RD_RS_MASK 0x3F000000 [all …]
|
| D | dma_nrtr_masks.h | 23 #define DMA_NRTR_HBW_MAX_CRED_WR_RQ_SHIFT 0 24 #define DMA_NRTR_HBW_MAX_CRED_WR_RQ_MASK 0x3F 26 #define DMA_NRTR_HBW_MAX_CRED_WR_RS_MASK 0x3F00 28 #define DMA_NRTR_HBW_MAX_CRED_RD_RQ_MASK 0x3F0000 30 #define DMA_NRTR_HBW_MAX_CRED_RD_RS_MASK 0x3F000000 33 #define DMA_NRTR_LBW_MAX_CRED_WR_RQ_SHIFT 0 34 #define DMA_NRTR_LBW_MAX_CRED_WR_RQ_MASK 0x3F 36 #define DMA_NRTR_LBW_MAX_CRED_WR_RS_MASK 0x3F00 38 #define DMA_NRTR_LBW_MAX_CRED_RD_RQ_MASK 0x3F0000 40 #define DMA_NRTR_LBW_MAX_CRED_RD_RS_MASK 0x3F000000 [all …]
|
| D | pci_nrtr_masks.h | 23 #define PCI_NRTR_HBW_MAX_CRED_WR_RQ_SHIFT 0 24 #define PCI_NRTR_HBW_MAX_CRED_WR_RQ_MASK 0x3F 26 #define PCI_NRTR_HBW_MAX_CRED_WR_RS_MASK 0x3F00 28 #define PCI_NRTR_HBW_MAX_CRED_RD_RQ_MASK 0x3F0000 30 #define PCI_NRTR_HBW_MAX_CRED_RD_RS_MASK 0x3F000000 33 #define PCI_NRTR_LBW_MAX_CRED_WR_RQ_SHIFT 0 34 #define PCI_NRTR_LBW_MAX_CRED_WR_RQ_MASK 0x3F 36 #define PCI_NRTR_LBW_MAX_CRED_WR_RS_MASK 0x3F00 38 #define PCI_NRTR_LBW_MAX_CRED_RD_RQ_MASK 0x3F0000 40 #define PCI_NRTR_LBW_MAX_CRED_RD_RS_MASK 0x3F000000 [all …]
|
| /kernel/linux/linux-5.10/drivers/misc/habanalabs/include/goya/asic_reg/ |
| D | dma_nrtr_masks.h | 23 #define DMA_NRTR_HBW_MAX_CRED_WR_RQ_SHIFT 0 24 #define DMA_NRTR_HBW_MAX_CRED_WR_RQ_MASK 0x3F 26 #define DMA_NRTR_HBW_MAX_CRED_WR_RS_MASK 0x3F00 28 #define DMA_NRTR_HBW_MAX_CRED_RD_RQ_MASK 0x3F0000 30 #define DMA_NRTR_HBW_MAX_CRED_RD_RS_MASK 0x3F000000 33 #define DMA_NRTR_LBW_MAX_CRED_WR_RQ_SHIFT 0 34 #define DMA_NRTR_LBW_MAX_CRED_WR_RQ_MASK 0x3F 36 #define DMA_NRTR_LBW_MAX_CRED_WR_RS_MASK 0x3F00 38 #define DMA_NRTR_LBW_MAX_CRED_RD_RQ_MASK 0x3F0000 40 #define DMA_NRTR_LBW_MAX_CRED_RD_RS_MASK 0x3F000000 [all …]
|
| D | pci_nrtr_masks.h | 23 #define PCI_NRTR_HBW_MAX_CRED_WR_RQ_SHIFT 0 24 #define PCI_NRTR_HBW_MAX_CRED_WR_RQ_MASK 0x3F 26 #define PCI_NRTR_HBW_MAX_CRED_WR_RS_MASK 0x3F00 28 #define PCI_NRTR_HBW_MAX_CRED_RD_RQ_MASK 0x3F0000 30 #define PCI_NRTR_HBW_MAX_CRED_RD_RS_MASK 0x3F000000 33 #define PCI_NRTR_LBW_MAX_CRED_WR_RQ_SHIFT 0 34 #define PCI_NRTR_LBW_MAX_CRED_WR_RQ_MASK 0x3F 36 #define PCI_NRTR_LBW_MAX_CRED_WR_RS_MASK 0x3F00 38 #define PCI_NRTR_LBW_MAX_CRED_RD_RQ_MASK 0x3F0000 40 #define PCI_NRTR_LBW_MAX_CRED_RD_RS_MASK 0x3F000000 [all …]
|
| D | tpc0_nrtr_masks.h | 23 #define TPC0_NRTR_HBW_MAX_CRED_WR_RQ_SHIFT 0 24 #define TPC0_NRTR_HBW_MAX_CRED_WR_RQ_MASK 0x3F 26 #define TPC0_NRTR_HBW_MAX_CRED_WR_RS_MASK 0x3F00 28 #define TPC0_NRTR_HBW_MAX_CRED_RD_RQ_MASK 0x3F0000 30 #define TPC0_NRTR_HBW_MAX_CRED_RD_RS_MASK 0x3F000000 33 #define TPC0_NRTR_LBW_MAX_CRED_WR_RQ_SHIFT 0 34 #define TPC0_NRTR_LBW_MAX_CRED_WR_RQ_MASK 0x3F 36 #define TPC0_NRTR_LBW_MAX_CRED_WR_RS_MASK 0x3F00 38 #define TPC0_NRTR_LBW_MAX_CRED_RD_RQ_MASK 0x3F0000 40 #define TPC0_NRTR_LBW_MAX_CRED_RD_RS_MASK 0x3F000000 [all …]
|
| /kernel/linux/linux-5.10/arch/arm/mm/ |
| D | proc-arm740.S | 37 mrc p15, 0, r0, c1, c0, 0 38 bic r0, r0, #0x3f000000 @ bank/f/lock/s 39 bic r0, r0, #0x0000000c @ w-buffer/cache 40 mcr p15, 0, r0, c1, c0, 0 @ disable caches 50 mov ip, #0 51 mcr p15, 0, ip, c7, c0, 0 @ invalidate cache 52 mrc p15, 0, ip, c1, c0, 0 @ get ctrl register 53 bic ip, ip, #0x0000000c @ ............wc.. 54 mcr p15, 0, ip, c1, c0, 0 @ ctrl register 61 mov r0, #0 [all …]
|
| /kernel/linux/linux-6.6/arch/arm/mm/ |
| D | proc-arm740.S | 37 mrc p15, 0, r0, c1, c0, 0 38 bic r0, r0, #0x3f000000 @ bank/f/lock/s 39 bic r0, r0, #0x0000000c @ w-buffer/cache 40 mcr p15, 0, r0, c1, c0, 0 @ disable caches 50 mov ip, #0 51 mcr p15, 0, ip, c7, c0, 0 @ invalidate cache 52 mrc p15, 0, ip, c1, c0, 0 @ get ctrl register 53 bic ip, ip, #0x0000000c @ ............wc.. 54 mcr p15, 0, ip, c1, c0, 0 @ ctrl register 61 mov r0, #0 [all …]
|
| /kernel/linux/linux-6.6/arch/arm/boot/dts/broadcom/ |
| D | bcm2837.dtsi | 8 ranges = <0x7e000000 0x3f000000 0x1000000>, 9 <0x40000000 0x40000000 0x00001000>; 10 dma-ranges = <0xc0000000 0x00000000 0x3f000000>; 14 reg = <0x40000000 0x100>; 30 interrupts = <0 IRQ_TYPE_LEVEL_HIGH>, // PHYS_SECURE_PPI 39 #size-cells = <0>; 49 cpu0: cpu@0 { 52 reg = <0>; 54 cpu-release-addr = <0x0 0x000000d8>; 55 d-cache-size = <0x8000>; [all …]
|
| D | bcm2836.dtsi | 9 ranges = <0x7e000000 0x3f000000 0x1000000>, 10 <0x40000000 0x40000000 0x00001000>; 11 dma-ranges = <0xc0000000 0x00000000 0x3f000000>; 15 reg = <0x40000000 0x100>; 31 interrupts = <0 IRQ_TYPE_LEVEL_HIGH>, // PHYS_SECURE_PPI 40 #size-cells = <0>; 51 v7_cpu0: cpu@0 { 54 reg = <0xf00>; 56 d-cache-size = <0x8000>; 59 i-cache-size = <0x8000>; [all …]
|
| /kernel/linux/linux-6.6/drivers/net/wireless/ath/ath9k/ |
| D | mac.h | 30 AR_RTSCTSQual##_index : 0)) 34 AR_2040_##_index : 0) \ 36 AR_GI##_index : 0) \ 38 AR_STBC##_index : 0)) 71 #define ATH9K_TXERR_XRETRY 0x01 72 #define ATH9K_TXERR_FILT 0x02 73 #define ATH9K_TXERR_FIFO 0x04 74 #define ATH9K_TXERR_XTXOP 0x08 75 #define ATH9K_TXERR_TIMER_EXPIRED 0x10 76 #define ATH9K_TX_ACKED 0x20 [all …]
|
| /kernel/linux/linux-5.10/drivers/net/wireless/ath/ath9k/ |
| D | mac.h | 30 AR_RTSCTSQual##_index : 0)) 34 AR_2040_##_index : 0) \ 36 AR_GI##_index : 0) \ 38 AR_STBC##_index : 0) \ 69 #define ATH9K_TXERR_XRETRY 0x01 70 #define ATH9K_TXERR_FILT 0x02 71 #define ATH9K_TXERR_FIFO 0x04 72 #define ATH9K_TXERR_XTXOP 0x08 73 #define ATH9K_TXERR_TIMER_EXPIRED 0x10 74 #define ATH9K_TX_ACKED 0x20 [all …]
|
| /kernel/linux/linux-6.6/drivers/cpufreq/ |
| D | powernow-k8.h | 43 #define CPUID_XFAM 0x0ff00000 /* extended family */ 44 #define CPUID_XFAM_K8 0 45 #define CPUID_XMOD 0x000f0000 /* extended model */ 46 #define CPUID_XMOD_REV_MASK 0x000c0000 47 #define CPUID_XFAM_10H 0x00100000 /* family 0x10 */ 48 #define CPUID_USE_XFAM_XMOD 0x00000f00 49 #define CPUID_GET_MAX_CAPABILITIES 0x80000000 50 #define CPUID_FREQ_VOLT_CAPABILITIES 0x80000007 54 /* writes (wrmsr - opcode 0f 30), the register number is placed in ecx, and */ 55 /* the value to write is placed in edx:eax. For reads (rdmsr - opcode 0f 32), */ [all …]
|
| /kernel/linux/linux-5.10/drivers/cpufreq/ |
| D | powernow-k8.h | 43 #define CPUID_XFAM 0x0ff00000 /* extended family */ 44 #define CPUID_XFAM_K8 0 45 #define CPUID_XMOD 0x000f0000 /* extended model */ 46 #define CPUID_XMOD_REV_MASK 0x000c0000 47 #define CPUID_XFAM_10H 0x00100000 /* family 0x10 */ 48 #define CPUID_USE_XFAM_XMOD 0x00000f00 49 #define CPUID_GET_MAX_CAPABILITIES 0x80000000 50 #define CPUID_FREQ_VOLT_CAPABILITIES 0x80000007 54 /* writes (wrmsr - opcode 0f 30), the register number is placed in ecx, and */ 55 /* the value to write is placed in edx:eax. For reads (rdmsr - opcode 0f 32), */ [all …]
|
| /kernel/linux/linux-6.6/include/linux/bcma/ |
| D | bcma_driver_mips.h | 5 #define BCMA_MIPS_IPSFLAG 0x0F08 7 #define BCMA_MIPS_IPSFLAG_IRQ1 0x0000003F 8 #define BCMA_MIPS_IPSFLAG_IRQ1_SHIFT 0 10 #define BCMA_MIPS_IPSFLAG_IRQ2 0x00003F00 13 #define BCMA_MIPS_IPSFLAG_IRQ3 0x003F0000 16 #define BCMA_MIPS_IPSFLAG_IRQ4 0x3F000000 20 #define BCMA_MIPS_MIPS74K_CORECTL 0x0000 21 #define BCMA_MIPS_MIPS74K_EXCEPTBASE 0x0004 22 #define BCMA_MIPS_MIPS74K_BIST 0x000C 23 #define BCMA_MIPS_MIPS74K_INTMASK_INT0 0x0014 [all …]
|
| /kernel/linux/linux-5.10/include/linux/bcma/ |
| D | bcma_driver_mips.h | 5 #define BCMA_MIPS_IPSFLAG 0x0F08 7 #define BCMA_MIPS_IPSFLAG_IRQ1 0x0000003F 8 #define BCMA_MIPS_IPSFLAG_IRQ1_SHIFT 0 10 #define BCMA_MIPS_IPSFLAG_IRQ2 0x00003F00 13 #define BCMA_MIPS_IPSFLAG_IRQ3 0x003F0000 16 #define BCMA_MIPS_IPSFLAG_IRQ4 0x3F000000 20 #define BCMA_MIPS_MIPS74K_CORECTL 0x0000 21 #define BCMA_MIPS_MIPS74K_EXCEPTBASE 0x0004 22 #define BCMA_MIPS_MIPS74K_BIST 0x000C 23 #define BCMA_MIPS_MIPS74K_INTMASK_INT0 0x0014 [all …]
|
| /kernel/linux/linux-5.10/drivers/thermal/qcom/ |
| D | tsens-v0_1.c | 10 #define SROT_CTRL_OFF 0x0000 13 #define TM_INT_EN_OFF 0x0000 14 #define TM_Sn_UPPER_LOWER_STATUS_CTRL_OFF 0x0004 15 #define TM_Sn_STATUS_OFF 0x0030 16 #define TM_TRDY_OFF 0x005c 19 #define MSM8916_BASE0_MASK 0x0000007f 20 #define MSM8916_BASE1_MASK 0xfe000000 21 #define MSM8916_BASE0_SHIFT 0 24 #define MSM8916_S0_P1_MASK 0x00000f80 25 #define MSM8916_S1_P1_MASK 0x003e0000 [all …]
|
| /kernel/linux/linux-6.6/drivers/staging/rtl8712/ |
| D | rtl8712_security_bitdef.h | 14 #define _SECCAM_ADR_MSK 0x000000FF 15 #define _SECCAM_ADR_SHT 0 20 #define _SEC_CONFIG_MSK 0x3F000000 22 #define _SEC_KEYCONTENT_MSK 0x00FFFFFF 23 #define _SEC_KEYCONTENT_SHT 0 31 #define _TXUSEDK BIT(0)
|
| /kernel/linux/linux-5.10/drivers/staging/rtl8712/ |
| D | rtl8712_security_bitdef.h | 14 #define _SECCAM_ADR_MSK 0x000000FF 15 #define _SECCAM_ADR_SHT 0 20 #define _SEC_CONFIG_MSK 0x3F000000 22 #define _SEC_KEYCONTENT_MSK 0x00FFFFFF 23 #define _SEC_KEYCONTENT_SHT 0 31 #define _TXUSEDK BIT(0)
|
| /kernel/linux/linux-5.10/arch/arm/nwfpe/ |
| D | fpopcode.c | 19 { .high = 0x0000, .low = 0x0000000000000000ULL},/* extended 0.0 */ 20 { .high = 0x3fff, .low = 0x8000000000000000ULL},/* extended 1.0 */ 21 { .high = 0x4000, .low = 0x8000000000000000ULL},/* extended 2.0 */ 22 { .high = 0x4000, .low = 0xc000000000000000ULL},/* extended 3.0 */ 23 { .high = 0x4001, .low = 0x8000000000000000ULL},/* extended 4.0 */ 24 { .high = 0x4001, .low = 0xa000000000000000ULL},/* extended 5.0 */ 25 { .high = 0x3ffe, .low = 0x8000000000000000ULL},/* extended 0.5 */ 26 { .high = 0x4002, .low = 0xa000000000000000ULL},/* extended 10.0 */ 31 0x0000000000000000ULL, /* double 0.0 */ 32 0x3ff0000000000000ULL, /* double 1.0 */ [all …]
|
| /kernel/linux/linux-6.6/arch/arm/nwfpe/ |
| D | fpopcode.c | 19 { .high = 0x0000, .low = 0x0000000000000000ULL},/* extended 0.0 */ 20 { .high = 0x3fff, .low = 0x8000000000000000ULL},/* extended 1.0 */ 21 { .high = 0x4000, .low = 0x8000000000000000ULL},/* extended 2.0 */ 22 { .high = 0x4000, .low = 0xc000000000000000ULL},/* extended 3.0 */ 23 { .high = 0x4001, .low = 0x8000000000000000ULL},/* extended 4.0 */ 24 { .high = 0x4001, .low = 0xa000000000000000ULL},/* extended 5.0 */ 25 { .high = 0x3ffe, .low = 0x8000000000000000ULL},/* extended 0.5 */ 26 { .high = 0x4002, .low = 0xa000000000000000ULL},/* extended 10.0 */ 31 0x0000000000000000ULL, /* double 0.0 */ 32 0x3ff0000000000000ULL, /* double 1.0 */ [all …]
|
| /kernel/linux/linux-6.6/arch/mips/math-emu/ |
| D | sp_sqrt.c | 34 /* sqrt(0) = 0 */ in ieee754sp_sqrt() 60 if (m == 0) { /* subnormal x */ in ieee754sp_sqrt() 61 for (i = 0; (ix & 0x00800000) == 0; i++) in ieee754sp_sqrt() 66 ix = (ix & 0x007fffff) | 0x00800000; in ieee754sp_sqrt() 73 s = 0; in ieee754sp_sqrt() 74 q = 0; /* q = sqrt(x) */ in ieee754sp_sqrt() 75 r = 0x01000000; /* r = moving bit from right to left */ in ieee754sp_sqrt() 77 while (r != 0) { in ieee754sp_sqrt() 88 if (ix != 0) { in ieee754sp_sqrt() 99 ix = (q >> 1) + 0x3f000000; in ieee754sp_sqrt()
|
| /kernel/linux/linux-5.10/arch/mips/math-emu/ |
| D | sp_sqrt.c | 34 /* sqrt(0) = 0 */ in ieee754sp_sqrt() 60 if (m == 0) { /* subnormal x */ in ieee754sp_sqrt() 61 for (i = 0; (ix & 0x00800000) == 0; i++) in ieee754sp_sqrt() 66 ix = (ix & 0x007fffff) | 0x00800000; in ieee754sp_sqrt() 73 s = 0; in ieee754sp_sqrt() 74 q = 0; /* q = sqrt(x) */ in ieee754sp_sqrt() 75 r = 0x01000000; /* r = moving bit from right to left */ in ieee754sp_sqrt() 77 while (r != 0) { in ieee754sp_sqrt() 88 if (ix != 0) { in ieee754sp_sqrt() 99 ix = (q >> 1) + 0x3f000000; in ieee754sp_sqrt()
|