| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/mips/loongson/ |
| D | ls2k-reset.yaml | 35 reg = <0 0x1fe07000 0 0x422>;
|
| /kernel/linux/linux-6.6/drivers/staging/rtl8723bs/hal/ |
| D | rtl8723b_cmd.c | 28 if (0 == valid) { in _is_fw_read_cmd_down() 40 *| 31 - 8 |7-5 | 4 - 0 | 42 *| 31-0 | 50 u32 msgbox_ex_addr = 0; in FillH2CCmd8723B() 52 u32 h2c_cmd = 0; in FillH2CCmd8723B() 53 u32 h2c_cmd_ex = 0; in FillH2CCmd8723B() 98 } while (0); in FillH2CCmd8723B() 120 *(fctrl) = 0; in ConstructBeacon() 126 SetSeqNum(pwlanhdr, 0/*pmlmeext->mgnt_seq*/); in ConstructBeacon() 149 if ((pmlmeinfo->state&0x03) == WIFI_FW_AP_STATE) { in ConstructBeacon() [all …]
|
| /kernel/linux/linux-5.10/drivers/staging/rtl8188eu/hal/ |
| D | rtl8188e_cmd.c | 31 if (valid == 0) in _is_fw_read_cmd_down() 40 * 0x1DF - 0x1D0 41 *| 31 - 8 | 7-5 4 - 0 | 44 * Extend 0x1FF - 0x1F0 45 *|31 - 0 | 54 u32 h2c_cmd = 0; in FillH2CCmd_88E() 55 u32 h2c_cmd_ex = 0; in FillH2CCmd_88E() 90 for (cmd_idx = 0; cmd_idx < ext_cmd_len; cmd_idx++) in FillH2CCmd_88E() 95 for (cmd_idx = 0; cmd_idx < RTL88E_MESSAGE_BOX_SIZE; cmd_idx++) in FillH2CCmd_88E() 107 /* bitmap[0:27] = tx_rate_bitmap */ [all …]
|
| /kernel/linux/linux-5.10/drivers/staging/rtl8723bs/hal/ |
| D | rtl8723b_cmd.c | 31 if (0 == valid) { in _is_fw_read_cmd_down() 47 *| 31 - 8 |7-5 | 4 - 0 | 49 *| 31-0 | 57 u32 msgbox_ex_addr = 0; in FillH2CCmd8723B() 59 u32 h2c_cmd = 0; in FillH2CCmd8723B() 60 u32 h2c_cmd_ex = 0; in FillH2CCmd8723B() 85 /* DBG_8192C(" 0x1c0: 0x%8x\n", rtw_read32(padapter, 0x1c0)); */ in FillH2CCmd8723B() 86 /* DBG_8192C(" 0x1c4: 0x%8x\n", rtw_read32(padapter, 0x1c4)); */ in FillH2CCmd8723B() 107 …/* DBG_8192C("MSG_BOX:%d, CmdLen(%d), CmdID(0x%x), reg:0x%x =>h2c_cmd:0x%.8x, reg:0x%x =>h2c_cmd_e… in FillH2CCmd8723B() 112 } while (0); in FillH2CCmd8723B() [all …]
|
| /kernel/linux/linux-6.6/arch/mips/boot/dts/loongson/ |
| D | loongson64-2k1000.dtsi | 15 #size-cells = <0>; 17 cpu0: cpu@0 { 20 reg = <0x0>; 27 #clock-cells = <0>; 33 #address-cells = <0>; 43 ranges = <0 0x10000000 0 0x10000000 0 0x10000000 /* ioports */ 44 0 0x40000000 0 0x40000000 0 0x40000000 45 0xfe 0x00000000 0xfe 0x00000000 0 0x40000000>; 51 ranges = <1 0x0 0x0 0x18000000 0x4000>; 56 reg = <0 0x1fe07000 0 0x422>; [all …]
|
| /kernel/linux/linux-5.10/drivers/media/dvb-frontends/ |
| D | au8522_priv.h | 27 #define AU8522_ANALOG_MODE 0 88 #define AU8522_INPUT_CONTROL_REG081H 0x081 89 #define AU8522_PGA_CONTROL_REG082H 0x082 90 #define AU8522_CLAMPING_CONTROL_REG083H 0x083 92 #define AU8522_MODULE_CLOCK_CONTROL_REG0A3H 0x0A3 93 #define AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H 0x0A4 94 #define AU8522_SYSTEM_MODULE_CONTROL_1_REG0A5H 0x0A5 95 #define AU8522_AGC_CONTROL_RANGE_REG0A6H 0x0A6 96 #define AU8522_SYSTEM_GAIN_CONTROL_REG0A7H 0x0A7 97 #define AU8522_TUNER_AGC_RF_STOP_REG0A8H 0x0A8 [all …]
|
| /kernel/linux/linux-6.6/drivers/media/dvb-frontends/ |
| D | au8522_priv.h | 27 #define AU8522_ANALOG_MODE 0 88 #define AU8522_INPUT_CONTROL_REG081H 0x081 89 #define AU8522_PGA_CONTROL_REG082H 0x082 90 #define AU8522_CLAMPING_CONTROL_REG083H 0x083 92 #define AU8522_MODULE_CLOCK_CONTROL_REG0A3H 0x0A3 93 #define AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H 0x0A4 94 #define AU8522_SYSTEM_MODULE_CONTROL_1_REG0A5H 0x0A5 95 #define AU8522_AGC_CONTROL_RANGE_REG0A6H 0x0A6 96 #define AU8522_SYSTEM_GAIN_CONTROL_REG0A7H 0x0A7 97 #define AU8522_TUNER_AGC_RF_STOP_REG0A8H 0x0A8 [all …]
|
| /kernel/linux/linux-6.6/drivers/media/pci/cx18/ |
| D | cx18-av-core.h | 32 CX18_AV_SVIDEO_LUMA1 = 0x10, 33 CX18_AV_SVIDEO_LUMA2 = 0x20, 34 CX18_AV_SVIDEO_LUMA3 = 0x30, 35 CX18_AV_SVIDEO_LUMA4 = 0x40, 36 CX18_AV_SVIDEO_LUMA5 = 0x50, 37 CX18_AV_SVIDEO_LUMA6 = 0x60, 38 CX18_AV_SVIDEO_LUMA7 = 0x70, 39 CX18_AV_SVIDEO_LUMA8 = 0x80, 40 CX18_AV_SVIDEO_CHROMA4 = 0x400, 41 CX18_AV_SVIDEO_CHROMA5 = 0x500, [all …]
|
| D | cx18-av-core.c | 17 u32 reg = 0xc40000 + (addr & ~3); in cx18_av_write() 18 u32 mask = 0xff; in cx18_av_write() 24 return 0; in cx18_av_write() 29 u32 reg = 0xc40000 + (addr & ~3); in cx18_av_write_expect() 33 x = (x & ~((u32)0xff << shift)) | ((u32)value << shift); in cx18_av_write_expect() 36 return 0; in cx18_av_write_expect() 41 cx18_write_reg(cx, value, 0xc40000 + addr); in cx18_av_write4() 42 return 0; in cx18_av_write4() 48 cx18_write_reg_expect(cx, value, 0xc40000 + addr, eval, mask); in cx18_av_write4_expect() 49 return 0; in cx18_av_write4_expect() [all …]
|
| /kernel/linux/linux-5.10/drivers/media/pci/cx18/ |
| D | cx18-av-core.h | 32 CX18_AV_SVIDEO_LUMA1 = 0x10, 33 CX18_AV_SVIDEO_LUMA2 = 0x20, 34 CX18_AV_SVIDEO_LUMA3 = 0x30, 35 CX18_AV_SVIDEO_LUMA4 = 0x40, 36 CX18_AV_SVIDEO_LUMA5 = 0x50, 37 CX18_AV_SVIDEO_LUMA6 = 0x60, 38 CX18_AV_SVIDEO_LUMA7 = 0x70, 39 CX18_AV_SVIDEO_LUMA8 = 0x80, 40 CX18_AV_SVIDEO_CHROMA4 = 0x400, 41 CX18_AV_SVIDEO_CHROMA5 = 0x500, [all …]
|
| D | cx18-av-core.c | 17 u32 reg = 0xc40000 + (addr & ~3); in cx18_av_write() 18 u32 mask = 0xff; in cx18_av_write() 24 return 0; in cx18_av_write() 29 u32 reg = 0xc40000 + (addr & ~3); in cx18_av_write_expect() 33 x = (x & ~((u32)0xff << shift)) | ((u32)value << shift); in cx18_av_write_expect() 36 return 0; in cx18_av_write_expect() 41 cx18_write_reg(cx, value, 0xc40000 + addr); in cx18_av_write4() 42 return 0; in cx18_av_write4() 48 cx18_write_reg_expect(cx, value, 0xc40000 + addr, eval, mask); in cx18_av_write4_expect() 49 return 0; in cx18_av_write4_expect() [all …]
|
| /kernel/linux/linux-6.6/include/linux/mfd/mt6331/ |
| D | registers.h | 10 #define MT6331_STRUP_CON0 0x0 11 #define MT6331_STRUP_CON2 0x2 12 #define MT6331_STRUP_CON3 0x4 13 #define MT6331_STRUP_CON4 0x6 14 #define MT6331_STRUP_CON5 0x8 15 #define MT6331_STRUP_CON6 0xA 16 #define MT6331_STRUP_CON7 0xC 17 #define MT6331_STRUP_CON8 0xE 18 #define MT6331_STRUP_CON9 0x10 19 #define MT6331_STRUP_CON10 0x12 [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/amd/include/asic_reg/oss/ |
| D | oss_2_0_d.h | 27 #define mmIH_VMID_0_LUT 0xf50 28 #define mmIH_VMID_1_LUT 0xf51 29 #define mmIH_VMID_2_LUT 0xf52 30 #define mmIH_VMID_3_LUT 0xf53 31 #define mmIH_VMID_4_LUT 0xf54 32 #define mmIH_VMID_5_LUT 0xf55 33 #define mmIH_VMID_6_LUT 0xf56 34 #define mmIH_VMID_7_LUT 0xf57 35 #define mmIH_VMID_8_LUT 0xf58 36 #define mmIH_VMID_9_LUT 0xf59 [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/amd/include/asic_reg/oss/ |
| D | oss_2_0_d.h | 27 #define mmIH_VMID_0_LUT 0xf50 28 #define mmIH_VMID_1_LUT 0xf51 29 #define mmIH_VMID_2_LUT 0xf52 30 #define mmIH_VMID_3_LUT 0xf53 31 #define mmIH_VMID_4_LUT 0xf54 32 #define mmIH_VMID_5_LUT 0xf55 33 #define mmIH_VMID_6_LUT 0xf56 34 #define mmIH_VMID_7_LUT 0xf57 35 #define mmIH_VMID_8_LUT 0xf58 36 #define mmIH_VMID_9_LUT 0xf59 [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/tegra/ |
| D | dc.h | 161 #define DC_CMD_GENERAL_INCR_SYNCPT 0x000 162 #define DC_CMD_GENERAL_INCR_SYNCPT_CNTRL 0x001 164 #define SYNCPT_CNTRL_SOFT_RESET (1 << 0) 165 #define DC_CMD_GENERAL_INCR_SYNCPT_ERROR 0x002 166 #define DC_CMD_WIN_A_INCR_SYNCPT 0x008 167 #define DC_CMD_WIN_A_INCR_SYNCPT_CNTRL 0x009 168 #define DC_CMD_WIN_A_INCR_SYNCPT_ERROR 0x00a 169 #define DC_CMD_WIN_B_INCR_SYNCPT 0x010 170 #define DC_CMD_WIN_B_INCR_SYNCPT_CNTRL 0x011 171 #define DC_CMD_WIN_B_INCR_SYNCPT_ERROR 0x012 [all …]
|
| /kernel/linux/linux-6.6/drivers/net/wireless/broadcom/b43legacy/ |
| D | b43legacy.h | 30 #define B43legacy_MMIO_DMA0_REASON 0x20 31 #define B43legacy_MMIO_DMA0_IRQ_MASK 0x24 32 #define B43legacy_MMIO_DMA1_REASON 0x28 33 #define B43legacy_MMIO_DMA1_IRQ_MASK 0x2C 34 #define B43legacy_MMIO_DMA2_REASON 0x30 35 #define B43legacy_MMIO_DMA2_IRQ_MASK 0x34 36 #define B43legacy_MMIO_DMA3_REASON 0x38 37 #define B43legacy_MMIO_DMA3_IRQ_MASK 0x3C 38 #define B43legacy_MMIO_DMA4_REASON 0x40 39 #define B43legacy_MMIO_DMA4_IRQ_MASK 0x44 [all …]
|
| /kernel/linux/linux-5.10/drivers/net/wireless/broadcom/b43legacy/ |
| D | b43legacy.h | 30 #define B43legacy_MMIO_DMA0_REASON 0x20 31 #define B43legacy_MMIO_DMA0_IRQ_MASK 0x24 32 #define B43legacy_MMIO_DMA1_REASON 0x28 33 #define B43legacy_MMIO_DMA1_IRQ_MASK 0x2C 34 #define B43legacy_MMIO_DMA2_REASON 0x30 35 #define B43legacy_MMIO_DMA2_IRQ_MASK 0x34 36 #define B43legacy_MMIO_DMA3_REASON 0x38 37 #define B43legacy_MMIO_DMA3_IRQ_MASK 0x3C 38 #define B43legacy_MMIO_DMA4_REASON 0x40 39 #define B43legacy_MMIO_DMA4_IRQ_MASK 0x44 [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/tegra/ |
| D | dc.h | 176 #define DC_CMD_GENERAL_INCR_SYNCPT 0x000 177 #define DC_CMD_GENERAL_INCR_SYNCPT_CNTRL 0x001 179 #define SYNCPT_CNTRL_SOFT_RESET (1 << 0) 180 #define DC_CMD_GENERAL_INCR_SYNCPT_ERROR 0x002 181 #define DC_CMD_WIN_A_INCR_SYNCPT 0x008 182 #define DC_CMD_WIN_A_INCR_SYNCPT_CNTRL 0x009 183 #define DC_CMD_WIN_A_INCR_SYNCPT_ERROR 0x00a 184 #define DC_CMD_WIN_B_INCR_SYNCPT 0x010 185 #define DC_CMD_WIN_B_INCR_SYNCPT_CNTRL 0x011 186 #define DC_CMD_WIN_B_INCR_SYNCPT_ERROR 0x012 [all …]
|
| /kernel/linux/linux-5.10/drivers/perf/ |
| D | qcom_l2_pmu.c | 31 #define L2PMCR_NUM_EV_MASK 0x1F 33 #define L2PMCR 0x400 34 #define L2PMCNTENCLR 0x403 35 #define L2PMCNTENSET 0x404 36 #define L2PMINTENCLR 0x405 37 #define L2PMINTENSET 0x406 38 #define L2PMOVSCLR 0x407 39 #define L2PMOVSSET 0x408 40 #define L2PMCCNTCR 0x409 41 #define L2PMCCNTR 0x40A [all …]
|
| /kernel/linux/linux-6.6/drivers/perf/ |
| D | qcom_l2_pmu.c | 31 #define L2PMCR_NUM_EV_MASK 0x1F 33 #define L2PMCR 0x400 34 #define L2PMCNTENCLR 0x403 35 #define L2PMCNTENSET 0x404 36 #define L2PMINTENCLR 0x405 37 #define L2PMINTENSET 0x406 38 #define L2PMOVSCLR 0x407 39 #define L2PMOVSSET 0x408 40 #define L2PMCCNTCR 0x409 41 #define L2PMCCNTR 0x40A [all …]
|
| /kernel/linux/linux-6.6/include/linux/mfd/mt6357/ |
| D | registers.h | 10 #define MT6357_TOP0_ID 0x0 11 #define MT6357_TOP0_REV0 0x2 12 #define MT6357_TOP0_DSN_DBI 0x4 13 #define MT6357_TOP0_DSN_DXI 0x6 14 #define MT6357_HWCID 0x8 15 #define MT6357_SWCID 0xa 16 #define MT6357_PONSTS 0xc 17 #define MT6357_POFFSTS 0xe 18 #define MT6357_PSTSCTL 0x10 19 #define MT6357_PG_DEB_STS0 0x12 [all …]
|
| /kernel/linux/linux-5.10/drivers/clk/renesas/ |
| D | r9a06g032-clocks.c | 37 uint32_t source : 8; /* source index + 1 (0 == none) */ 90 enum { K_GATE = 0, K_FFC, K_DIV, K_BITSEL, K_DUALGATE }; 93 #define R9A06G032_CLKOUT 0 138 D_DIV(CLKOUT_D1OR2, "clkout_d1or2", CLKOUT, 0, 1, 2), 159 D_GATE(CLK_25_PG4, "clk_25_pg4", CLKOUT_D40, 0x749, 0x74a, 0x74b, 0, 0xae3, 0, 0), 160 D_GATE(CLK_25_PG5, "clk_25_pg5", CLKOUT_D40, 0x74c, 0x74d, 0x74e, 0, 0xae4, 0, 0), 161 D_GATE(CLK_25_PG6, "clk_25_pg6", CLKOUT_D40, 0x74f, 0x750, 0x751, 0, 0xae5, 0, 0), 162 D_GATE(CLK_25_PG7, "clk_25_pg7", CLKOUT_D40, 0x752, 0x753, 0x754, 0, 0xae6, 0, 0), 163 D_GATE(CLK_25_PG8, "clk_25_pg8", CLKOUT_D40, 0x755, 0x756, 0x757, 0, 0xae7, 0, 0), 164 D_GATE(CLK_ADC, "clk_adc", DIV_ADC, 0x1ea, 0x1eb, 0, 0, 0, 0, 0), [all …]
|
| /kernel/linux/linux-6.6/drivers/net/wireless/broadcom/b43/ |
| D | b43.h | 25 # define B43_DEBUG 0 29 #define B43_MMIO_DMA0_REASON 0x20 30 #define B43_MMIO_DMA0_IRQ_MASK 0x24 31 #define B43_MMIO_DMA1_REASON 0x28 32 #define B43_MMIO_DMA1_IRQ_MASK 0x2C 33 #define B43_MMIO_DMA2_REASON 0x30 34 #define B43_MMIO_DMA2_IRQ_MASK 0x34 35 #define B43_MMIO_DMA3_REASON 0x38 36 #define B43_MMIO_DMA3_IRQ_MASK 0x3C 37 #define B43_MMIO_DMA4_REASON 0x40 [all …]
|
| /kernel/linux/linux-5.10/drivers/net/wireless/broadcom/b43/ |
| D | b43.h | 25 # define B43_DEBUG 0 29 #define B43_MMIO_DMA0_REASON 0x20 30 #define B43_MMIO_DMA0_IRQ_MASK 0x24 31 #define B43_MMIO_DMA1_REASON 0x28 32 #define B43_MMIO_DMA1_IRQ_MASK 0x2C 33 #define B43_MMIO_DMA2_REASON 0x30 34 #define B43_MMIO_DMA2_IRQ_MASK 0x34 35 #define B43_MMIO_DMA3_REASON 0x38 36 #define B43_MMIO_DMA3_IRQ_MASK 0x3C 37 #define B43_MMIO_DMA4_REASON 0x40 [all …]
|
| /kernel/linux/linux-6.6/drivers/mfd/ |
| D | cs47l92-tables.c | 21 { 0x3A2, 0x2C29 }, 22 { 0x3A3, 0x0E00 }, 23 { 0x281, 0x0000 }, 24 { 0x282, 0x0000 }, 25 { 0x4EA, 0x0100 }, 26 { 0x22B, 0x0000 }, 27 { 0x4A0, 0x0080 }, 28 { 0x4A1, 0x0000 }, 29 { 0x4A2, 0x0000 }, 30 { 0x180B, 0x033F }, [all …]
|