| /kernel/linux/linux-6.6/arch/arm64/boot/dts/ti/ |
| D | k3-am65.dtsi | 54 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ 55 <0x00 0x00600000 0x00 0x00600000 0x00 0x00001100>, /* GPIO */ 56 <0x00 0x00900000 0x00 0x00900000 0x00 0x00012000>, /* serdes */ 57 <0x00 0x01000000 0x00 0x01000000 0x00 0x0af02400>, /* Most peripherals */ 58 <0x00 0x30800000 0x00 0x30800000 0x00 0x0bc00000>, /* MAIN NAVSS */ 59 <0x00 0x70000000 0x00 0x70000000 0x00 0x00200000>, /* MSMC SRAM */ 60 <0x00 0x10000000 0x00 0x10000000 0x00 0x10000000>, /* PCIe DAT */ 62 <0x00 0x28380000 0x00 0x28380000 0x00 0x03880000>, 63 <0x00 0x40200000 0x00 0x40200000 0x00 0x00900100>, 64 <0x00 0x40f00000 0x00 0x40f00000 0x00 0x00020000>, /* CTRL_MMR0 */ [all …]
|
| D | k3-j721s2.dtsi | 29 #size-cells = <0>; 42 cpu0: cpu@0 { 44 reg = <0x000>; 47 i-cache-size = <0xc000>; 50 d-cache-size = <0x8000>; 58 reg = <0x001>; 61 i-cache-size = <0xc000>; 64 d-cache-size = <0x8000>; 75 cache-size = <0x100000>; 118 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ [all …]
|
| D | k3-j7200.dtsi | 25 #size-cells = <0>; 39 cpu0: cpu@0 { 41 reg = <0x000>; 44 i-cache-size = <0xc000>; 47 d-cache-size = <0x8000>; 55 reg = <0x001>; 58 i-cache-size = <0xc000>; 61 d-cache-size = <0x8000>; 72 cache-size = <0x100000>; 113 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ [all …]
|
| D | k3-j721e.dtsi | 25 #size-cells = <0>; 39 cpu0: cpu@0 { 41 reg = <0x000>; 44 i-cache-size = <0xC000>; 47 d-cache-size = <0x8000>; 55 reg = <0x001>; 58 i-cache-size = <0xC000>; 61 d-cache-size = <0x8000>; 72 cache-size = <0x100000>; 114 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ [all …]
|
| D | k3-j784s4.dtsi | 26 #size-cells = <0>; 65 cpu0: cpu@0 { 67 reg = <0x000>; 70 i-cache-size = <0xc000>; 73 d-cache-size = <0x8000>; 81 reg = <0x001>; 84 i-cache-size = <0xc000>; 87 d-cache-size = <0x8000>; 95 reg = <0x002>; 98 i-cache-size = <0xc000>; [all …]
|
| D | k3-am65-mcu.dtsi | 11 reg = <0x0 0x40f00000 0x0 0x20000>; 14 ranges = <0x0 0x0 0x40f00000 0x20000>; 18 reg = <0x4040 0x4>; 26 reg = <0x0 0x40f04200 0x0 0x10>; 29 pinctrl-single,function-mask = <0x00000101>; 35 reg = <0x0 0x40f04280 0x0 0x8>; 38 pinctrl-single,function-mask = <0x00000003>; 43 reg = <0x00 0x40a00000 0x00 0x100>; 53 reg = <0x00 0x41c00000 0x00 0x80000>; 54 ranges = <0x0 0x00 0x41c00000 0x80000>; [all …]
|
| /kernel/linux/linux-5.10/arch/arm64/boot/dts/ti/ |
| D | k3-am65.dtsi | 68 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ 69 <0x00 0x00600000 0x00 0x00600000 0x00 0x00001100>, /* GPIO */ 70 <0x00 0x00900000 0x00 0x00900000 0x00 0x00012000>, /* serdes */ 71 <0x00 0x01000000 0x00 0x01000000 0x00 0x0af02400>, /* Most peripherals */ 72 <0x00 0x30800000 0x00 0x30800000 0x00 0x0bc00000>, /* MAIN NAVSS */ 73 <0x00 0x70000000 0x00 0x70000000 0x00 0x00200000>, /* MSMC SRAM */ 74 <0x00 0x10000000 0x00 0x10000000 0x00 0x10000000>, /* PCIe DAT */ 76 <0x00 0x28380000 0x00 0x28380000 0x00 0x03880000>, 77 <0x00 0x40200000 0x00 0x40200000 0x00 0x00900100>, 78 <0x00 0x40f00000 0x00 0x40f00000 0x00 0x00020000>, /* CTRL_MMR0 */ [all …]
|
| D | k3-j7200.dtsi | 39 #size-cells = <0>; 53 cpu0: cpu@0 { 55 reg = <0x000>; 58 i-cache-size = <0xc000>; 61 d-cache-size = <0x8000>; 69 reg = <0x001>; 72 i-cache-size = <0xc000>; 75 d-cache-size = <0x8000>; 85 cache-size = <0x100000>; 125 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ [all …]
|
| D | k3-j721e.dtsi | 40 #size-cells = <0>; 54 cpu0: cpu@0 { 56 reg = <0x000>; 59 i-cache-size = <0xC000>; 62 d-cache-size = <0x8000>; 70 reg = <0x001>; 73 i-cache-size = <0xC000>; 76 d-cache-size = <0x8000>; 86 cache-size = <0x100000>; 127 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ [all …]
|
| D | k3-j7200-mcu-wakeup.dtsi | 19 reg = <0x00 0x44083000 0x00 0x1000>; 39 reg = <0x00 0x40f00000 0x00 0x20000>; 42 ranges = <0x00 0x00 0x40f00000 0x20000>; 46 reg = <0x4040 0x4>; 53 reg = <0x00 0x43000014 0x00 0x4>; 58 /* Proxy 0 addressing */ 59 reg = <0x00 0x4301c000 0x00 0x34>; 62 pinctrl-single,function-mask = <0xffffffff>; 65 wkup_pmx1: pinctrl@0x4301c038 { 67 /* Proxy 0 addressing */ [all …]
|
| D | k3-am65-mcu.dtsi | 11 reg = <0x0 0x40f00000 0x0 0x20000>; 14 ranges = <0x0 0x0 0x40f00000 0x20000>; 18 reg = <0x4040 0x4>; 25 reg = <0x00 0x40a00000 0x00 0x100>; 36 reg = <0x00 0x41c00000 0x00 0x80000>; 37 ranges = <0x0 0x00 0x41c00000 0x80000>; 44 reg = <0x0 0x40b00000 0x0 0x100>; 47 #size-cells = <0>; 55 reg = <0x0 0x40300000 0x0 0x400>; 60 #size-cells = <0>; [all …]
|
| D | k3-j721e-mcu-wakeup.dtsi | 19 reg = <0x00 0x44083000 0x0 0x1000>; 39 reg = <0x0 0x40f00000 0x0 0x20000>; 42 ranges = <0x0 0x0 0x40f00000 0x20000>; 46 reg = <0x4040 0x4>; 53 reg = <0x0 0x43000014 0x0 0x4>; 58 /* Proxy 0 addressing */ 59 reg = <0x00 0x4301c000 0x00 0x178>; 62 pinctrl-single,function-mask = <0xffffffff>; 67 reg = <0x00 0x41c00000 0x00 0x100000>; 68 ranges = <0x0 0x00 0x41c00000 0x100000>; [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/bus/ |
| D | socionext,uniphier-system-bus.yaml | 45 implementation defined. Some SoCs can use 0x00000000-0x0fffffff and 46 0x40000000-0x4fffffff, while other SoCs only 0x40000000-0x4fffffff. 53 bank 0 to 0x42000000-0x43ffffff, bank 5 to 0x46000000-0x46ffffff 55 bank 0 to 0x48000000-0x49ffffff, bank 5 to 0x44000000-0x44ffffff 61 "^.*@[1-5],[1-9a-f][0-9a-f]+$": 77 // - the Ethernet device is connected at the offset 0x01f00000 of CS1 and 78 // mapped to 0x43f00000 of the parent bus. 79 // - the UART device is connected at the offset 0x00200000 of CS5 and 80 // mapped to 0x46200000 of the parent bus. 84 reg = <0x58c00000 0x400>; [all …]
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/bus/ |
| D | socionext,uniphier-system-bus.yaml | 45 implementation defined. Some SoCs can use 0x00000000-0x0fffffff and 46 0x40000000-0x4fffffff, while other SoCs only 0x40000000-0x4fffffff. 53 bank 0 to 0x42000000-0x43ffffff, bank 5 to 0x46000000-0x46ffffff 55 bank 0 to 0x48000000-0x49ffffff, bank 5 to 0x44000000-0x44ffffff 61 "^.*@[1-5],[1-9a-f][0-9a-f]+$": 77 // - the Ethernet device is connected at the offset 0x01f00000 of CS1 and 78 // mapped to 0x43f00000 of the parent bus. 79 // - the UART device is connected at the offset 0x00200000 of CS5 and 80 // mapped to 0x46200000 of the parent bus. 84 reg = <0x58c00000 0x400>; [all …]
|
| /kernel/linux/linux-5.10/arch/nds32/include/asm/ |
| D | ftrace.h | 23 #define INSN_NOP 0x09000040 24 #define INSN_SIZE(insn) (((insn & 0x00000080) == 0) ? 4 : 2) 25 #define IS_SETHI(insn) ((insn & 0x000000fe) == 0x00000046) 28 #define INSN_NOP 0x40000009 29 #define INSN_SIZE(insn) (((insn & 0x80000000) == 0) ? 4 : 2) 30 #define IS_SETHI(insn) ((insn & 0xfe000000) == 0x46000000)
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/net/ |
| D | ti,k3-am654-cpsw-nuss.yaml | 22 an internal Communications Port Programming Interface (CPPI5) (Host port 0). 23 Host Port 0 CPPI Packet Streaming Interface interface supports 8 TX channels 30 Support for Audio/Video Bridging (P802.1Qav/D6.0) 34 IEEE P902.3br/D2.0 Interspersing Express Traffic 99 const: 0 139 "^mdio@[0-9a-f]+$": 146 "^cpts@[0-9a-f]+": 183 reg = <0x0 0x46000000 0x0 0x200000>; 185 ranges = <0x0 0x0 0x0 0x46000000 0x0 0x200000>; 191 pinctrl-0 = <&mcu_cpsw_pins_default &mcu_mdio_pins_default>; [all …]
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/net/ |
| D | ti,k3-am654-cpsw-nuss.yaml | 19 The internal Communications Port Programming Interface (CPPI5) (Host port 0). 20 Host Port 0 CPPI Packet Streaming Interface interface supports 8 TX channels 27 Support for Audio/Video Bridging (P802.1Qav/D6.0) 31 IEEE P902.3br/D2.0 Interspersing Express Traffic 113 const: 0 169 "^mdio@[0-9a-f]+$": 176 "^cpts@[0-9a-f]+": 252 reg = <0x0 0x46000000 0x0 0x200000>; 254 ranges = <0x0 0x0 0x0 0x46000000 0x0 0x200000>; 260 pinctrl-0 = <&mcu_cpsw_pins_default &mcu_mdio_pins_default>; [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/ata/ |
| D | cortina,gemini-sata-bridge.txt | 17 the ATA controller and SATA bridges. Values 0..3: 18 Mode 0: ata0 master <-> sata0 45 reg = <0x46000000 0x100>;
|
| /kernel/linux/linux-5.10/arch/arm/boot/dts/ |
| D | atlas7-evb.dts | 25 reg = <0x40000000 0x20000000>; 35 reg = <0x5e800000 0x800000>; 39 reg = <0x46000000 0x200000>; 55 spiflash: macronix@0{ 58 reg = <0>; 64 partitions@0 { 66 reg = <0x0 0x800000>; 85 display0: display@0 { 87 source = "lvds.0"; 89 bl-gpios = <&gpio_1 63 0>; [all …]
|
| D | am33xx-l4.dtsi | 1 &l4_wkup { /* 0x44c00000 */ 3 reg = <0x44c00000 0x800>, 4 <0x44c00800 0x800>, 5 <0x44c01000 0x400>, 6 <0x44c01400 0x400>; 10 ranges = <0x00000000 0x44c00000 0x100000>, /* segment 0 */ 11 <0x00100000 0x44d00000 0x100000>, /* segment 1 */ 12 <0x00200000 0x44e00000 0x100000>; /* segment 2 */ 14 segment@0 { /* 0x44c00000 */ 18 ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ [all …]
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/ata/ |
| D | cortina,gemini-sata-bridge.yaml | 49 - 0 56 Mode 0: ata0 master <-> sata0 97 reg = <0x46000000 0x100>;
|
| /kernel/linux/linux-5.10/arch/nds32/kernel/ |
| D | ftrace.c | 22 unsigned long ip = (unsigned long)__builtin_return_address(0); in _mcount() 60 * first arg : __builtin_return_address(0) - MCOUNT_INSN_SIZE in _ftrace_caller() 64 "move $r1, %0 \n\t" in _ftrace_caller() 67 : "r" (parent_ip), "r" (__builtin_return_address(0))); in _ftrace_caller() 89 return 0; in ftrace_dyn_arch_init() 94 unsigned long opcode = 0x46000000; in gen_sethi_insn() 96 unsigned long rt_num = 0xf << 20; in gen_sethi_insn() 103 unsigned long opcode = 0x58000000; in gen_ori_insn() 104 unsigned long imm = addr & 0x0000fff; in gen_ori_insn() 105 unsigned long rt_num = 0xf << 20; in gen_ori_insn() [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/amd/amdgpu/ |
| D | imu_v11_0_3.c | 31 IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_IO_RD_COMBINE_FLUSH, 0x00055555, 0xe0000000), 32 IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_IO_WR_COMBINE_FLUSH, 0x00055555, 0xe0000000), 33 IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_DRAM_COMBINE_FLUSH, 0x00555555, 0xe0000000), 34 IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_MISC2, 0x00001ffe, 0xe0000000), 35 IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_SDP_CREDITS, 0x003f3fff, 0xe0000000), 36 IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_SDP_TAG_RESERVE1, 0x00000000, 0xe0000000), 37 IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_SDP_VCC_RESERVE0, 0x00041000, 0xe0000000), 38 IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_SDP_VCC_RESERVE1, 0x00000000, 0xe0000000), 39 IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_SDP_VCD_RESERVE0, 0x00040000, 0xe0000000), 40 IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGUS_SDP_VCD_RESERVE1, 0x00000000, 0xe0000000), [all …]
|
| /kernel/linux/linux-6.6/arch/arm/boot/dts/ti/omap/ |
| D | am33xx-l4.dtsi | 1 &l4_wkup { /* 0x44c00000 */ 4 clocks = <&l4_wkup_clkctrl AM3_L4_WKUP_L4_WKUP_CLKCTRL 0>; 6 reg = <0x44c00000 0x800>, 7 <0x44c00800 0x800>, 8 <0x44c01000 0x400>, 9 <0x44c01400 0x400>; 13 ranges = <0x00000000 0x44c00000 0x100000>, /* segment 0 */ 14 <0x00100000 0x44d00000 0x100000>, /* segment 1 */ 15 <0x00200000 0x44e00000 0x100000>; /* segment 2 */ 17 segment@0 { /* 0x44c00000 */ [all …]
|
| /kernel/linux/linux-6.6/arch/arm64/boot/dts/mediatek/ |
| D | mt6795-sony-xperia-m5.dts | 27 reg = <0 0x40000000 0 0x1e800000>; 37 reg = <0 0x43000000 0 0x30000>; 43 reg = <0 0x44800000 0 0x100000>; 48 reg = <0 0x46000000 0 0x400000>; 63 pinctrl-0 = <&i2c0_pins>; 69 pinctrl-0 = <&i2c1_pins>; 74 reg = <0x10>; 76 pinctrl-0 = <&accel_pins>; 81 reg = <0x12>; 87 pinctrl-0 = <&i2c2_pins>; [all …]
|