Searched +full:0 +full:x8000000 (Results 1 – 25 of 655) sorted by relevance
12345678910>>...27
| /kernel/linux/linux-5.10/drivers/net/ethernet/broadcom/ |
| D | bnx2_fw.h | 17 .state_value_clear = 0xffffff, 24 .mips_view_base = 0x8000000, 33 .state_value_clear = 0xffffff, 40 .mips_view_base = 0x8000000, 49 .state_value_clear = 0xffffff, 56 .mips_view_base = 0x8000000, 65 .state_value_clear = 0xffffff, 72 .mips_view_base = 0x8000000, 81 .state_value_clear = 0xffffff, 88 .mips_view_base = 0x8000000,
|
| /kernel/linux/linux-6.6/drivers/net/ethernet/broadcom/ |
| D | bnx2_fw.h | 17 .state_value_clear = 0xffffff, 24 .mips_view_base = 0x8000000, 33 .state_value_clear = 0xffffff, 40 .mips_view_base = 0x8000000, 49 .state_value_clear = 0xffffff, 56 .mips_view_base = 0x8000000, 65 .state_value_clear = 0xffffff, 72 .mips_view_base = 0x8000000, 81 .state_value_clear = 0xffffff, 88 .mips_view_base = 0x8000000,
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/mtd/ |
| D | flctl-nand.txt | 26 reg = <0xe6a30000 0x100>; 27 interrupts = <0x0d80>; 35 system@0 { 37 reg = <0x0 0x8000000>; 42 reg = <0x8000000 0x10000000>; 47 reg = <0x18000000 0x8000000>;
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/mtd/ |
| D | flctl-nand.txt | 26 reg = <0xe6a30000 0x100>; 27 interrupts = <0x0d80>; 35 system@0 { 37 reg = <0x0 0x8000000>; 42 reg = <0x8000000 0x10000000>; 47 reg = <0x18000000 0x8000000>;
|
| /kernel/linux/linux-6.6/arch/riscv/boot/dts/microchip/ |
| D | mpfs-m100pfs-fabric.dtsi | 7 #clock-cells = <0>; 13 #clock-cells = <0>; 19 #address-cells = <0x3>; 20 #interrupt-cells = <0x1>; 21 #size-cells = <0x2>; 23 reg = <0x20 0x0 0x0 0x8000000>, <0x0 0x43000000 0x0 0x10000>; 25 bus-range = <0x0 0x7f>; 28 interrupt-map = <0 0 0 1 &pcie_intc 0>, 29 <0 0 0 2 &pcie_intc 1>, 30 <0 0 0 3 &pcie_intc 2>, [all …]
|
| D | mpfs-polarberry-fabric.dtsi | 7 #clock-cells = <0>; 13 #clock-cells = <0>; 19 #address-cells = <0x3>; 20 #interrupt-cells = <0x1>; 21 #size-cells = <0x2>; 23 reg = <0x20 0x0 0x0 0x8000000>, <0x0 0x43000000 0x0 0x10000>; 25 bus-range = <0x0 0x7f>; 28 interrupt-map = <0 0 0 1 &pcie_intc 0>, 29 <0 0 0 2 &pcie_intc 1>, 30 <0 0 0 3 &pcie_intc 2>, [all …]
|
| D | mpfs-icicle-kit-fabric.dtsi | 10 reg = <0x0 0x40000000 0x0 0xF0>; 11 microchip,sync-update-mask = /bits/ 32 <0>; 19 reg = <0x0 0x40000200 0x0 0x100>; 21 #size-cells = <0>; 31 #address-cells = <0x3>; 32 #interrupt-cells = <0x1>; 33 #size-cells = <0x2>; 35 reg = <0x30 0x0 0x0 0x8000000>, <0x0 0x43000000 0x0 0x10000>; 37 bus-range = <0x0 0x7f>; 40 interrupt-map = <0 0 0 1 &pcie_intc 0>, [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/amd/include/asic_reg/gca/ |
| D | gfx_7_2_sh_mask.h | 27 #define CB_BLEND_RED__BLEND_RED_MASK 0xffffffff 28 #define CB_BLEND_RED__BLEND_RED__SHIFT 0x0 29 #define CB_BLEND_GREEN__BLEND_GREEN_MASK 0xffffffff 30 #define CB_BLEND_GREEN__BLEND_GREEN__SHIFT 0x0 31 #define CB_BLEND_BLUE__BLEND_BLUE_MASK 0xffffffff 32 #define CB_BLEND_BLUE__BLEND_BLUE__SHIFT 0x0 33 #define CB_BLEND_ALPHA__BLEND_ALPHA_MASK 0xffffffff 34 #define CB_BLEND_ALPHA__BLEND_ALPHA__SHIFT 0x0 35 #define CB_COLOR_CONTROL__DEGAMMA_ENABLE_MASK 0x8 36 #define CB_COLOR_CONTROL__DEGAMMA_ENABLE__SHIFT 0x3 [all …]
|
| D | gfx_8_0_sh_mask.h | 27 #define CB_BLEND_RED__BLEND_RED_MASK 0xffffffff 28 #define CB_BLEND_RED__BLEND_RED__SHIFT 0x0 29 #define CB_BLEND_GREEN__BLEND_GREEN_MASK 0xffffffff 30 #define CB_BLEND_GREEN__BLEND_GREEN__SHIFT 0x0 31 #define CB_BLEND_BLUE__BLEND_BLUE_MASK 0xffffffff 32 #define CB_BLEND_BLUE__BLEND_BLUE__SHIFT 0x0 33 #define CB_BLEND_ALPHA__BLEND_ALPHA_MASK 0xffffffff 34 #define CB_BLEND_ALPHA__BLEND_ALPHA__SHIFT 0x0 35 #define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x1 36 #define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0 [all …]
|
| D | gfx_8_1_sh_mask.h | 27 #define CB_BLEND_RED__BLEND_RED_MASK 0xffffffff 28 #define CB_BLEND_RED__BLEND_RED__SHIFT 0x0 29 #define CB_BLEND_GREEN__BLEND_GREEN_MASK 0xffffffff 30 #define CB_BLEND_GREEN__BLEND_GREEN__SHIFT 0x0 31 #define CB_BLEND_BLUE__BLEND_BLUE_MASK 0xffffffff 32 #define CB_BLEND_BLUE__BLEND_BLUE__SHIFT 0x0 33 #define CB_BLEND_ALPHA__BLEND_ALPHA_MASK 0xffffffff 34 #define CB_BLEND_ALPHA__BLEND_ALPHA__SHIFT 0x0 35 #define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x1 36 #define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0 [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/amd/include/asic_reg/gca/ |
| D | gfx_7_2_sh_mask.h | 27 #define CB_BLEND_RED__BLEND_RED_MASK 0xffffffff 28 #define CB_BLEND_RED__BLEND_RED__SHIFT 0x0 29 #define CB_BLEND_GREEN__BLEND_GREEN_MASK 0xffffffff 30 #define CB_BLEND_GREEN__BLEND_GREEN__SHIFT 0x0 31 #define CB_BLEND_BLUE__BLEND_BLUE_MASK 0xffffffff 32 #define CB_BLEND_BLUE__BLEND_BLUE__SHIFT 0x0 33 #define CB_BLEND_ALPHA__BLEND_ALPHA_MASK 0xffffffff 34 #define CB_BLEND_ALPHA__BLEND_ALPHA__SHIFT 0x0 35 #define CB_COLOR_CONTROL__DEGAMMA_ENABLE_MASK 0x8 36 #define CB_COLOR_CONTROL__DEGAMMA_ENABLE__SHIFT 0x3 [all …]
|
| D | gfx_8_0_sh_mask.h | 27 #define CB_BLEND_RED__BLEND_RED_MASK 0xffffffff 28 #define CB_BLEND_RED__BLEND_RED__SHIFT 0x0 29 #define CB_BLEND_GREEN__BLEND_GREEN_MASK 0xffffffff 30 #define CB_BLEND_GREEN__BLEND_GREEN__SHIFT 0x0 31 #define CB_BLEND_BLUE__BLEND_BLUE_MASK 0xffffffff 32 #define CB_BLEND_BLUE__BLEND_BLUE__SHIFT 0x0 33 #define CB_BLEND_ALPHA__BLEND_ALPHA_MASK 0xffffffff 34 #define CB_BLEND_ALPHA__BLEND_ALPHA__SHIFT 0x0 35 #define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x1 36 #define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0 [all …]
|
| D | gfx_8_1_sh_mask.h | 27 #define CB_BLEND_RED__BLEND_RED_MASK 0xffffffff 28 #define CB_BLEND_RED__BLEND_RED__SHIFT 0x0 29 #define CB_BLEND_GREEN__BLEND_GREEN_MASK 0xffffffff 30 #define CB_BLEND_GREEN__BLEND_GREEN__SHIFT 0x0 31 #define CB_BLEND_BLUE__BLEND_BLUE_MASK 0xffffffff 32 #define CB_BLEND_BLUE__BLEND_BLUE__SHIFT 0x0 33 #define CB_BLEND_ALPHA__BLEND_ALPHA_MASK 0xffffffff 34 #define CB_BLEND_ALPHA__BLEND_ALPHA__SHIFT 0x0 35 #define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x1 36 #define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0 [all …]
|
| /kernel/linux/linux-5.10/arch/arm/boot/dts/ |
| D | imx35-pdk.dts | 15 reg = <0x80000000 0x8000000>, 16 <0x90000000 0x8000000>; 22 pinctrl-0 = <&pinctrl_esdhc1>; 30 MX35_PAD_SD1_CMD__ESDHC1_CMD 0x80000000 31 MX35_PAD_SD1_CLK__ESDHC1_CLK 0x80000000 32 MX35_PAD_SD1_DATA0__ESDHC1_DAT0 0x80000000 33 MX35_PAD_SD1_DATA1__ESDHC1_DAT1 0x80000000 34 MX35_PAD_SD1_DATA2__ESDHC1_DAT2 0x80000000 35 MX35_PAD_SD1_DATA3__ESDHC1_DAT3 0x80000000 41 MX35_PAD_TXD1__UART1_TXD_MUX 0x1c5 [all …]
|
| D | s3c6410-smdk6410.dts | 24 reg = <0x50000000 0x8000000>; 31 fin_pll: oscillator-0 { 35 #clock-cells = <0>; 42 #clock-cells = <0>; 49 reg = <0x18000000 0x8000000>; 54 reg = <0x18000000 0x10000>; 70 pinctrl-0 = <&sd0_clk>, <&sd0_cmd>, <&sd0_cd>, <&sd0_bus4>; 77 pinctrl-0 = <&uart0_data>, <&uart0_fctl>; 83 pinctrl-0 = <&uart1_data>; 89 pinctrl-0 = <&uart2_data>; [all …]
|
| /kernel/linux/linux-6.6/arch/arm/boot/dts/nxp/imx/ |
| D | imx35-pdk.dts | 15 reg = <0x80000000 0x8000000>, 16 <0x90000000 0x8000000>; 22 pinctrl-0 = <&pinctrl_esdhc1>; 30 MX35_PAD_SD1_CMD__ESDHC1_CMD 0x80000000 31 MX35_PAD_SD1_CLK__ESDHC1_CLK 0x80000000 32 MX35_PAD_SD1_DATA0__ESDHC1_DAT0 0x80000000 33 MX35_PAD_SD1_DATA1__ESDHC1_DAT1 0x80000000 34 MX35_PAD_SD1_DATA2__ESDHC1_DAT2 0x80000000 35 MX35_PAD_SD1_DATA3__ESDHC1_DAT3 0x80000000 41 MX35_PAD_TXD1__UART1_TXD_MUX 0x1c5 [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/bus/ |
| D | mvebu-mbus.txt | 65 pcie-mem-aperture = <0xe0000000 0x8000000>; 66 pcie-io-aperture = <0xe8000000 0x100000>; 73 reg = <0x20000 0x100>, <0x20180 0x20>, <0x20250 0x8>; 87 0xSIAA0000 0x00oooooo 91 S = 0x0 for a MBus valid window 92 S = 0xf for a non-valid window (see below) 94 If S = 0x0, then: 99 If S = 0xf, then: 105 (S = 0x0), an address decoding window is allocated. On the other side, 106 entries for translation that do not correspond to valid windows (S = 0xf) [all …]
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/bus/ |
| D | mvebu-mbus.txt | 65 pcie-mem-aperture = <0xe0000000 0x8000000>; 66 pcie-io-aperture = <0xe8000000 0x100000>; 73 reg = <0x20000 0x100>, <0x20180 0x20>, <0x20250 0x8>; 87 0xSIAA0000 0x00oooooo 91 S = 0x0 for a MBus valid window 92 S = 0xf for a non-valid window (see below) 94 If S = 0x0, then: 99 If S = 0xf, then: 105 (S = 0x0), an address decoding window is allocated. On the other side, 106 entries for translation that do not correspond to valid windows (S = 0xf) [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/pci/ |
| D | rcar-pci-ep.yaml | 72 reg = <0xfe000000 0x80000>, 73 <0xfe100000 0x100000>, 74 <0xfe200000 0x200000>, 75 <0x30000000 0x8000000>, 76 <0x38000000 0x8000000>;
|
| /kernel/linux/linux-6.6/arch/arm/boot/dts/samsung/ |
| D | s3c6410-smdk6410.dts | 24 reg = <0x50000000 0x8000000>; 31 fin_pll: oscillator-0 { 35 #clock-cells = <0>; 42 #clock-cells = <0>; 49 reg = <0x18000000 0x8000000>; 54 reg = <0x18000000 0x10000>; 70 pinctrl-0 = <&sd0_clk>, <&sd0_cmd>, <&sd0_cd>, <&sd0_bus4>; 77 pinctrl-0 = <&uart0_data>, <&uart0_fctl>; 83 pinctrl-0 = <&uart1_data>; 89 pinctrl-0 = <&uart2_data>; [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/amd/include/asic_reg/smu/ |
| D | smu_7_1_1_sh_mask.h | 27 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR_MASK 0xffffffff 28 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR__SHIFT 0x0 29 #define GCK_SMC_IND_DATA__SMC_IND_DATA_MASK 0xffffffff 30 #define GCK_SMC_IND_DATA__SMC_IND_DATA__SHIFT 0x0 31 #define CG_DCLK_CNTL__DCLK_DIVIDER_MASK 0x7f 32 #define CG_DCLK_CNTL__DCLK_DIVIDER__SHIFT 0x0 33 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK 0x100 34 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN__SHIFT 0x8 35 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_TOG_MASK 0x200 36 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_TOG__SHIFT 0x9 [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/amd/include/asic_reg/smu/ |
| D | smu_7_1_1_sh_mask.h | 27 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR_MASK 0xffffffff 28 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR__SHIFT 0x0 29 #define GCK_SMC_IND_DATA__SMC_IND_DATA_MASK 0xffffffff 30 #define GCK_SMC_IND_DATA__SMC_IND_DATA__SHIFT 0x0 31 #define CG_DCLK_CNTL__DCLK_DIVIDER_MASK 0x7f 32 #define CG_DCLK_CNTL__DCLK_DIVIDER__SHIFT 0x0 33 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK 0x100 34 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN__SHIFT 0x8 35 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_TOG_MASK 0x200 36 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_TOG__SHIFT 0x9 [all …]
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/pci/ |
| D | rcar-pci-ep.yaml | 79 reg = <0xfe000000 0x80000>, 80 <0xfe100000 0x100000>, 81 <0xfe200000 0x200000>, 82 <0x30000000 0x8000000>, 83 <0x38000000 0x8000000>;
|
| /kernel/linux/linux-6.6/arch/mips/boot/dts/lantiq/ |
| D | danube.dtsi | 8 cpu@0 { 17 reg = <0x1f800000 0x800000>; 18 ranges = <0x0 0x1f800000 0x7fffff>; 24 reg = <0x80200 0x120>; 29 reg = <0x803f0 0x10>; 37 reg = <0x1f000000 0x800000>; 38 ranges = <0x0 0x1f000000 0x7fffff>; 44 reg = <0x101000 0x1000>; 49 reg = <0x102000 0x1000>; 54 reg = <0x103000 0x1000>; [all …]
|
| /kernel/linux/linux-5.10/arch/mips/boot/dts/lantiq/ |
| D | danube.dtsi | 8 cpu@0 { 17 reg = <0x1f800000 0x800000>; 18 ranges = <0x0 0x1f800000 0x7fffff>; 24 reg = <0x80200 0x120>; 29 reg = <0x803f0 0x10>; 37 reg = <0x1f000000 0x800000>; 38 ranges = <0x0 0x1f000000 0x7fffff>; 45 reg = <0x101000 0x1000>; 50 reg = <0x102000 0x1000>; 55 reg = <0x103000 0x1000>; [all …]
|
12345678910>>...27