| /kernel/linux/linux-6.6/drivers/net/ethernet/broadcom/bnx2x/ |
| D | bnx2x_dump.h | 22 #define DRV_DUMP_XSTORM_WAITP_ADDRESS 0x2b8a80 23 #define DRV_DUMP_TSTORM_WAITP_ADDRESS 0x1b8a80 24 #define DRV_DUMP_USTORM_WAITP_ADDRESS 0x338a80 25 #define DRV_DUMP_CSTORM_WAITP_ADDRESS 0x238a80 45 #define BNX2X_DUMP_VERSION 0x61111111 65 static const u32 page_vals_e2[] = {0, 128}; 68 {0x58000, 4608, DUMP_CHIP_E2, 0x30} 74 static const u32 page_vals_e3[] = {0, 128}; 77 {0x58000, 4608, DUMP_CHIP_E3A0 | DUMP_CHIP_E3B0, 0x30} 81 { 0x2000, 1, 0x1f, 0xfff}, [all …]
|
| /kernel/linux/linux-5.10/drivers/net/ethernet/broadcom/bnx2x/ |
| D | bnx2x_dump.h | 22 #define DRV_DUMP_XSTORM_WAITP_ADDRESS 0x2b8a80 23 #define DRV_DUMP_TSTORM_WAITP_ADDRESS 0x1b8a80 24 #define DRV_DUMP_USTORM_WAITP_ADDRESS 0x338a80 25 #define DRV_DUMP_CSTORM_WAITP_ADDRESS 0x238a80 45 #define BNX2X_DUMP_VERSION 0x61111111 65 static const u32 page_vals_e2[] = {0, 128}; 68 {0x58000, 4608, DUMP_CHIP_E2, 0x30} 74 static const u32 page_vals_e3[] = {0, 128}; 77 {0x58000, 4608, DUMP_CHIP_E3A0 | DUMP_CHIP_E3B0, 0x30} 81 { 0x2000, 1, 0x1f, 0xfff}, [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/mediatek/ |
| D | mtk_dpi_regs.h | 9 #define DPI_EN 0x00 10 #define EN BIT(0) 12 #define DPI_RET 0x04 13 #define RST BIT(0) 15 #define DPI_INTEN 0x08 16 #define INT_VSYNC_EN BIT(0) 20 #define DPI_INTSTA 0x0C 21 #define INT_VSYNC_STA BIT(0) 25 #define DPI_CON 0x10 26 #define BG_ENABLE BIT(0) [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/mediatek/ |
| D | mtk_dpi_regs.h | 9 #define DPI_EN 0x00 10 #define EN BIT(0) 12 #define DPI_RET 0x04 13 #define RST BIT(0) 15 #define DPI_INTEN 0x08 16 #define INT_VSYNC_EN BIT(0) 20 #define DPI_INTSTA 0x0C 21 #define INT_VSYNC_STA BIT(0) 25 #define DPI_CON 0x10 26 #define BG_ENABLE BIT(0) [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/radeon/ |
| D | rs780d.h | 26 #define CG_SPLL_FUNC_CNTL 0x600 27 # define SPLL_RESET (1 << 0) 33 # define SPLL_FB_DIV_MASK (0xff << 2) 39 # define SPLL_SW_HILEN_MASK (0xf << 16) 42 # define SPLL_SW_LOLEN_MASK (0xf << 20) 51 #define FVTHROT_CNTRL_REG 0x3000 52 #define DONT_WAIT_FOR_FBDIV_WRAP (1 << 0) 55 #define MINIMUM_CIP_MASK 0x1fffffe 58 #define REFRESH_RATE_DIVISOR_MASK (0x3 << 25) 64 #define FVTHROT_TARGET_REG 0x3004 [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/radeon/ |
| D | rs780d.h | 26 #define CG_SPLL_FUNC_CNTL 0x600 27 # define SPLL_RESET (1 << 0) 33 # define SPLL_FB_DIV_MASK (0xff << 2) 39 # define SPLL_SW_HILEN_MASK (0xf << 16) 42 # define SPLL_SW_LOLEN_MASK (0xf << 20) 51 #define FVTHROT_CNTRL_REG 0x3000 52 #define DONT_WAIT_FOR_FBDIV_WRAP (1 << 0) 55 #define MINIMUM_CIP_MASK 0x1fffffe 58 #define REFRESH_RATE_DIVISOR_MASK (0x3 << 25) 64 #define FVTHROT_TARGET_REG 0x3004 [all …]
|
| /kernel/linux/linux-6.6/drivers/soc/qcom/ |
| D | llcc-qcom.c | 21 #define ACTIVATE BIT(0) 23 #define ACT_CLEAR BIT(0) 25 #define ACT_CTRL_OPCODE_ACTIVATE BIT(0) 27 #define ACT_CTRL_ACT_TRIG BIT(0) 28 #define ACT_CTRL_OPCODE_SHIFT 0x01 29 #define ATTR1_PROBE_TARGET_WAYS_SHIFT 0x02 30 #define ATTR1_FIXED_SIZE_SHIFT 0x03 31 #define ATTR1_PRIORITY_SHIFT 0x04 32 #define ATTR1_MAX_CAP_SHIFT 0x10 33 #define ATTR0_RES_WAYS_MASK GENMASK(15, 0) [all …]
|
| /kernel/linux/linux-6.6/drivers/media/dvb-frontends/drx39xyj/ |
| D | drxj_map.h | 37 * Generated by: IDF:x 1.3.0 56 #define ATV_COMM_EXEC__A 0xC00000 58 #define ATV_COMM_EXEC__M 0x3 59 #define ATV_COMM_EXEC__PRE 0x0 60 #define ATV_COMM_EXEC_STOP 0x0 61 #define ATV_COMM_EXEC_ACTIVE 0x1 62 #define ATV_COMM_EXEC_HOLD 0x2 64 #define ATV_COMM_STATE__A 0xC00001 66 #define ATV_COMM_STATE__M 0xFFFF 67 #define ATV_COMM_STATE__PRE 0x0 [all …]
|
| /kernel/linux/linux-5.10/drivers/media/dvb-frontends/drx39xyj/ |
| D | drxj_map.h | 37 * Generated by: IDF:x 1.3.0 56 #define ATV_COMM_EXEC__A 0xC00000 58 #define ATV_COMM_EXEC__M 0x3 59 #define ATV_COMM_EXEC__PRE 0x0 60 #define ATV_COMM_EXEC_STOP 0x0 61 #define ATV_COMM_EXEC_ACTIVE 0x1 62 #define ATV_COMM_EXEC_HOLD 0x2 64 #define ATV_COMM_STATE__A 0xC00001 66 #define ATV_COMM_STATE__M 0xFFFF 67 #define ATV_COMM_STATE__PRE 0x0 [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/sun4i/ |
| D | sun4i_tcon.h | 20 #define SUN4I_TCON_GCTL_REG 0x0 22 #define SUN4I_TCON_GCTL_IOMAP_MASK BIT(0) 23 #define SUN4I_TCON_GCTL_IOMAP_TCON1 (1 << 0) 24 #define SUN4I_TCON_GCTL_IOMAP_TCON0 (0 << 0) 26 #define SUN4I_TCON_GINT0_REG 0x4 34 #define SUN4I_TCON_GINT1_REG 0x8 36 #define SUN4I_TCON_FRM_CTL_REG 0x10 42 #define SUN4I_TCON0_FRM_SEED_PR_REG 0x14 43 #define SUN4I_TCON0_FRM_SEED_PG_REG 0x18 44 #define SUN4I_TCON0_FRM_SEED_PB_REG 0x1c [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/sun4i/ |
| D | sun4i_tcon.h | 19 #define SUN4I_TCON_GCTL_REG 0x0 21 #define SUN4I_TCON_GCTL_IOMAP_MASK BIT(0) 22 #define SUN4I_TCON_GCTL_IOMAP_TCON1 (1 << 0) 23 #define SUN4I_TCON_GCTL_IOMAP_TCON0 (0 << 0) 25 #define SUN4I_TCON_GINT0_REG 0x4 33 #define SUN4I_TCON_GINT1_REG 0x8 35 #define SUN4I_TCON_FRM_CTL_REG 0x10 41 #define SUN4I_TCON0_FRM_SEED_PR_REG 0x14 42 #define SUN4I_TCON0_FRM_SEED_PG_REG 0x18 43 #define SUN4I_TCON0_FRM_SEED_PB_REG 0x1c [all …]
|
| /kernel/linux/linux-5.10/drivers/media/platform/s5p-g2d/ |
| D | g2d-hw.c | 27 w(0, SRC_SELECT_REG); in g2d_set_src_size() 28 w(f->stride & 0xFFFF, SRC_STRIDE_REG); in g2d_set_src_size() 30 n = f->o_height & 0xFFF; in g2d_set_src_size() 32 n |= f->o_width & 0xFFF; in g2d_set_src_size() 35 n = f->bottom & 0xFFF; in g2d_set_src_size() 37 n |= f->right & 0xFFF; in g2d_set_src_size() 52 w(0, DST_SELECT_REG); in g2d_set_dst_size() 53 w(f->stride & 0xFFFF, DST_STRIDE_REG); in g2d_set_dst_size() 55 n = f->o_height & 0xFFF; in g2d_set_dst_size() 57 n |= f->o_width & 0xFFF; in g2d_set_dst_size() [all …]
|
| /kernel/linux/linux-6.6/drivers/media/platform/samsung/s5p-g2d/ |
| D | g2d-hw.c | 27 w(0, SRC_SELECT_REG); in g2d_set_src_size() 28 w(f->stride & 0xFFFF, SRC_STRIDE_REG); in g2d_set_src_size() 30 n = f->o_height & 0xFFF; in g2d_set_src_size() 32 n |= f->o_width & 0xFFF; in g2d_set_src_size() 35 n = f->bottom & 0xFFF; in g2d_set_src_size() 37 n |= f->right & 0xFFF; in g2d_set_src_size() 52 w(0, DST_SELECT_REG); in g2d_set_dst_size() 53 w(f->stride & 0xFFFF, DST_STRIDE_REG); in g2d_set_dst_size() 55 n = f->o_height & 0xFFF; in g2d_set_dst_size() 57 n |= f->o_width & 0xFFF; in g2d_set_dst_size() [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/amd/include/asic_reg/smu/ |
| D | smu_8_0_sh_mask.h | 27 #define THM_TCON_CSR_CONFIG__TCC_ADDR_MASK 0x3ff 28 #define THM_TCON_CSR_CONFIG__TCC_ADDR__SHIFT 0x0 29 #define THM_TCON_CSR_CONFIG__TCC_READ_OP_MASK 0x400 30 #define THM_TCON_CSR_CONFIG__TCC_READ_OP__SHIFT 0xa 31 #define THM_TCON_CSR_DATA__TCC_DATA_MASK 0xfff 32 #define THM_TCON_CSR_DATA__TCC_DATA__SHIFT 0x0 33 #define THM_TCON_CSR_DATA__TCC_REQ_DONE_MASK 0x1000 34 #define THM_TCON_CSR_DATA__TCC_REQ_DONE__SHIFT 0xc 35 #define THM_TCON_HTC__HTC_EN_MASK 0x1 36 #define THM_TCON_HTC__HTC_EN__SHIFT 0x0 [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/amd/include/asic_reg/smu/ |
| D | smu_8_0_sh_mask.h | 27 #define THM_TCON_CSR_CONFIG__TCC_ADDR_MASK 0x3ff 28 #define THM_TCON_CSR_CONFIG__TCC_ADDR__SHIFT 0x0 29 #define THM_TCON_CSR_CONFIG__TCC_READ_OP_MASK 0x400 30 #define THM_TCON_CSR_CONFIG__TCC_READ_OP__SHIFT 0xa 31 #define THM_TCON_CSR_DATA__TCC_DATA_MASK 0xfff 32 #define THM_TCON_CSR_DATA__TCC_DATA__SHIFT 0x0 33 #define THM_TCON_CSR_DATA__TCC_REQ_DONE_MASK 0x1000 34 #define THM_TCON_CSR_DATA__TCC_REQ_DONE__SHIFT 0xc 35 #define THM_TCON_HTC__HTC_EN_MASK 0x1 36 #define THM_TCON_HTC__HTC_EN__SHIFT 0x0 [all …]
|
| /kernel/linux/linux-5.10/drivers/input/touchscreen/ |
| D | mc13783_ts.c | 30 "is supposed to be wrong and is discarded. Set to 0 to " 53 schedule_delayed_work(&priv->work, 0); in mc13783_ts_handler() 75 * bits are for future 12 bit use and reading yields 0 in mc13783_ts_report_sample() 77 x0 = priv->sample[0] & 0xfff; in mc13783_ts_report_sample() 78 x1 = priv->sample[1] & 0xfff; in mc13783_ts_report_sample() 79 x2 = priv->sample[2] & 0xfff; in mc13783_ts_report_sample() 80 y0 = priv->sample[3] & 0xfff; in mc13783_ts_report_sample() 81 y1 = (priv->sample[0] >> 12) & 0xfff; in mc13783_ts_report_sample() 82 y2 = (priv->sample[1] >> 12) & 0xfff; in mc13783_ts_report_sample() 83 cr0 = (priv->sample[2] >> 12) & 0xfff; in mc13783_ts_report_sample() [all …]
|
| /kernel/linux/linux-6.6/drivers/input/touchscreen/ |
| D | mc13783_ts.c | 30 "is supposed to be wrong and is discarded. Set to 0 to " 53 schedule_delayed_work(&priv->work, 0); in mc13783_ts_handler() 75 * bits are for future 12 bit use and reading yields 0 in mc13783_ts_report_sample() 77 x0 = priv->sample[0] & 0xfff; in mc13783_ts_report_sample() 78 x1 = priv->sample[1] & 0xfff; in mc13783_ts_report_sample() 79 x2 = priv->sample[2] & 0xfff; in mc13783_ts_report_sample() 80 y0 = priv->sample[3] & 0xfff; in mc13783_ts_report_sample() 81 y1 = (priv->sample[0] >> 12) & 0xfff; in mc13783_ts_report_sample() 82 y2 = (priv->sample[1] >> 12) & 0xfff; in mc13783_ts_report_sample() 83 cr0 = (priv->sample[2] >> 12) & 0xfff; in mc13783_ts_report_sample() [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/host1x/hw/ |
| D | hw_host1x07_hypervisor.h | 6 #define HOST1X_HV_SYNCPT_PROT_EN 0x1ac4 8 #define HOST1X_HV_CH_KERNEL_FILTER_GBUFFER(x) (0x2020 + (x * 4)) 9 #define HOST1X_HV_CMDFIFO_PEEK_CTRL 0x233c 13 #define HOST1X_HV_CMDFIFO_PEEK_READ 0x2340 14 #define HOST1X_HV_CMDFIFO_PEEK_PTRS 0x2344 15 #define HOST1X_HV_CMDFIFO_PEEK_PTRS_WR_PTR_V(x) (((x) >> 16) & 0xfff) 16 #define HOST1X_HV_CMDFIFO_PEEK_PTRS_RD_PTR_V(x) ((x) & 0xfff) 17 #define HOST1X_HV_CMDFIFO_SETUP(x) (0x2588 + (x * 4)) 18 #define HOST1X_HV_CMDFIFO_SETUP_LIMIT_V(x) (((x) >> 16) & 0xfff) 19 #define HOST1X_HV_CMDFIFO_SETUP_BASE_V(x) ((x) & 0xfff) [all …]
|
| D | hw_host1x06_hypervisor.h | 6 #define HOST1X_HV_SYNCPT_PROT_EN 0x1ac4 8 #define HOST1X_HV_CH_KERNEL_FILTER_GBUFFER(x) (0x2020 + (x * 4)) 9 #define HOST1X_HV_CMDFIFO_PEEK_CTRL 0x233c 13 #define HOST1X_HV_CMDFIFO_PEEK_READ 0x2340 14 #define HOST1X_HV_CMDFIFO_PEEK_PTRS 0x2344 15 #define HOST1X_HV_CMDFIFO_PEEK_PTRS_WR_PTR_V(x) (((x) >> 16) & 0xfff) 16 #define HOST1X_HV_CMDFIFO_PEEK_PTRS_RD_PTR_V(x) ((x) & 0xfff) 17 #define HOST1X_HV_CMDFIFO_SETUP(x) (0x2588 + (x * 4)) 18 #define HOST1X_HV_CMDFIFO_SETUP_LIMIT_V(x) (((x) >> 16) & 0xfff) 19 #define HOST1X_HV_CMDFIFO_SETUP_BASE_V(x) ((x) & 0xfff) [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/host1x/hw/ |
| D | hw_host1x06_hypervisor.h | 6 #define HOST1X_HV_SYNCPT_PROT_EN 0x1ac4 8 #define HOST1X_HV_CH_KERNEL_FILTER_GBUFFER(x) (0x2020 + (x * 4)) 9 #define HOST1X_HV_CMDFIFO_PEEK_CTRL 0x233c 13 #define HOST1X_HV_CMDFIFO_PEEK_READ 0x2340 14 #define HOST1X_HV_CMDFIFO_PEEK_PTRS 0x2344 15 #define HOST1X_HV_CMDFIFO_PEEK_PTRS_WR_PTR_V(x) (((x) >> 16) & 0xfff) 16 #define HOST1X_HV_CMDFIFO_PEEK_PTRS_RD_PTR_V(x) ((x) & 0xfff) 17 #define HOST1X_HV_CMDFIFO_SETUP(x) (0x2588 + (x * 4)) 18 #define HOST1X_HV_CMDFIFO_SETUP_LIMIT_V(x) (((x) >> 16) & 0xfff) 19 #define HOST1X_HV_CMDFIFO_SETUP_BASE_V(x) ((x) & 0xfff) [all …]
|
| D | hw_host1x07_hypervisor.h | 6 #define HOST1X_HV_SYNCPT_PROT_EN 0x1ac4 8 #define HOST1X_HV_CH_KERNEL_FILTER_GBUFFER(x) (0x2020 + (x * 4)) 9 #define HOST1X_HV_CMDFIFO_PEEK_CTRL 0x233c 13 #define HOST1X_HV_CMDFIFO_PEEK_READ 0x2340 14 #define HOST1X_HV_CMDFIFO_PEEK_PTRS 0x2344 15 #define HOST1X_HV_CMDFIFO_PEEK_PTRS_WR_PTR_V(x) (((x) >> 16) & 0xfff) 16 #define HOST1X_HV_CMDFIFO_PEEK_PTRS_RD_PTR_V(x) ((x) & 0xfff) 17 #define HOST1X_HV_CMDFIFO_SETUP(x) (0x2588 + (x * 4)) 18 #define HOST1X_HV_CMDFIFO_SETUP_LIMIT_V(x) (((x) >> 16) & 0xfff) 19 #define HOST1X_HV_CMDFIFO_SETUP_BASE_V(x) ((x) & 0xfff) [all …]
|
| /kernel/linux/linux-5.10/include/linux/soc/mmp/ |
| D | cputype.h | 12 * PXA168 S0 0x56158400 0x0000C910 13 * PXA168 A0 0x56158400 0x00A0A168 14 * PXA910 Y1 0x56158400 0x00F2C920 15 * PXA910 A0 0x56158400 0x00F2C910 16 * PXA910 A1 0x56158400 0x00A0C910 17 * PXA920 Y0 0x56158400 0x00F2C920 18 * PXA920 A0 0x56158400 0x00A0C920 19 * PXA920 A1 0x56158400 0x00A1C920 20 * MMP2 Z0 0x560f5811 0x00F00410 21 * MMP2 Z1 0x560f5811 0x00E00410 [all …]
|
| /kernel/linux/linux-5.10/drivers/net/ethernet/huawei/hinic/ |
| D | hinic_hw_qp_ctxt.h | 17 #define HINIC_SQ_CTXT_CEQ_ATTR_GLOBAL_SQ_ID_MASK 0x3FF 18 #define HINIC_SQ_CTXT_CEQ_ATTR_EN_MASK 0x1 27 #define HINIC_SQ_CTXT_CI_IDX_MASK 0xFFF 28 #define HINIC_SQ_CTXT_CI_WRAPPED_MASK 0x1 34 #define HINIC_SQ_CTXT_WQ_PAGE_HI_PFN_SHIFT 0 37 #define HINIC_SQ_CTXT_WQ_PAGE_HI_PFN_MASK 0xFFFFF 38 #define HINIC_SQ_CTXT_WQ_PAGE_PI_MASK 0xFFF 44 #define HINIC_SQ_CTXT_PREF_CACHE_THRESHOLD_SHIFT 0 48 #define HINIC_SQ_CTXT_PREF_CACHE_THRESHOLD_MASK 0x3FFF 49 #define HINIC_SQ_CTXT_PREF_CACHE_MAX_MASK 0x7FF [all …]
|
| /kernel/linux/linux-6.6/drivers/net/ethernet/huawei/hinic/ |
| D | hinic_hw_qp_ctxt.h | 17 #define HINIC_SQ_CTXT_CEQ_ATTR_GLOBAL_SQ_ID_MASK 0x3FF 18 #define HINIC_SQ_CTXT_CEQ_ATTR_EN_MASK 0x1 27 #define HINIC_SQ_CTXT_CI_IDX_MASK 0xFFF 28 #define HINIC_SQ_CTXT_CI_WRAPPED_MASK 0x1 34 #define HINIC_SQ_CTXT_WQ_PAGE_HI_PFN_SHIFT 0 37 #define HINIC_SQ_CTXT_WQ_PAGE_HI_PFN_MASK 0xFFFFF 38 #define HINIC_SQ_CTXT_WQ_PAGE_PI_MASK 0xFFF 44 #define HINIC_SQ_CTXT_PREF_CACHE_THRESHOLD_SHIFT 0 48 #define HINIC_SQ_CTXT_PREF_CACHE_THRESHOLD_MASK 0x3FFF 49 #define HINIC_SQ_CTXT_PREF_CACHE_MAX_MASK 0x7FF [all …]
|
| /kernel/linux/linux-6.6/include/linux/soc/pxa/ |
| D | cpu.h | 18 * PXA210 B0 0x69052922 0x2926C013 19 * PXA210 B1 0x69052923 0x3926C013 20 * PXA210 B2 0x69052924 0x4926C013 21 * PXA210 C0 0x69052D25 0x5926C013 23 * PXA250 A0 0x69052100 0x09264013 24 * PXA250 A1 0x69052101 0x19264013 25 * PXA250 B0 0x69052902 0x29264013 26 * PXA250 B1 0x69052903 0x39264013 27 * PXA250 B2 0x69052904 0x49264013 28 * PXA250 C0 0x69052D05 0x59264013 [all …]
|