| /kernel/linux/linux-6.6/drivers/gpu/drm/amd/amdgpu/ |
| D | gfx_v10_0.c | 60 #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L 62 #define mmCGTT_GS_NGG_CLK_CTRL 0x5087 64 #define mmCGTT_SPI_RA0_CLK_CTRL 0x507a 66 #define mmCGTT_SPI_RA1_CLK_CTRL 0x507b 69 …R_CONFIG__NUM_PKRS__SHIFT 0x8 70 …__NUM_PKRS_MASK 0x00000700L 72 #define mmCGTS_TCC_DISABLE_gc_10_3 0x5006 74 #define mmCGTS_USER_TCC_DISABLE_gc_10_3 0x5007 77 #define mmCP_MEC_CNTL_Sienna_Cichlid 0x0f55 78 #define mmCP_MEC_CNTL_Sienna_Cichlid_BASE_IDX 0 [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/amd/amdgpu/ |
| D | gfx_v10_0.c | 62 #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L 64 #define mmCGTT_GS_NGG_CLK_CTRL 0x5087 66 #define mmCGTT_SPI_RA0_CLK_CTRL 0x507a 68 #define mmCGTT_SPI_RA1_CLK_CTRL 0x507b 71 …R_CONFIG__NUM_PKRS__SHIFT 0x8 72 …__NUM_PKRS_MASK 0x00000700L 74 #define mmCP_MEC_CNTL_Sienna_Cichlid 0x0f55 75 #define mmCP_MEC_CNTL_Sienna_Cichlid_BASE_IDX 0 76 #define mmRLC_SAFE_MODE_Sienna_Cichlid 0x4ca0 78 #define mmRLC_CP_SCHEDULERS_Sienna_Cichlid 0x4ca1 [all …]
|
| /kernel/linux/linux-6.6/drivers/accel/habanalabs/include/gaudi2/asic_reg/ |
| D | dcore0_vdec0_brdg_ctrl_masks.h | 24 #define DCORE0_VDEC0_BRDG_CTRL_CGM_DISABLE_VAL_SHIFT 0 25 #define DCORE0_VDEC0_BRDG_CTRL_CGM_DISABLE_VAL_MASK 0x1 28 #define DCORE0_VDEC0_BRDG_CTRL_IDLE_MASK_VAL_SHIFT 0 29 #define DCORE0_VDEC0_BRDG_CTRL_IDLE_MASK_VAL_MASK 0x7 32 #define DCORE0_VDEC0_BRDG_CTRL_APB_CGM_CNT_VAL_SHIFT 0 33 #define DCORE0_VDEC0_BRDG_CTRL_APB_CGM_CNT_VAL_MASK 0xFFFF 36 #define DCORE0_VDEC0_BRDG_CTRL_APB_ARB_WDOG_CNT_VAL_SHIFT 0 37 #define DCORE0_VDEC0_BRDG_CTRL_APB_ARB_WDOG_CNT_VAL_MASK 0xFFFF 40 #define DCORE0_VDEC0_BRDG_CTRL_GRACEFUL_STOP_SHIFT 0 41 #define DCORE0_VDEC0_BRDG_CTRL_GRACEFUL_STOP_MASK 0x1 [all …]
|
| D | pcie_vdec0_brdg_ctrl_masks.h | 24 #define PCIE_VDEC0_BRDG_CTRL_CGM_DISABLE_VAL_SHIFT 0 25 #define PCIE_VDEC0_BRDG_CTRL_CGM_DISABLE_VAL_MASK 0x1 28 #define PCIE_VDEC0_BRDG_CTRL_IDLE_MASK_VAL_SHIFT 0 29 #define PCIE_VDEC0_BRDG_CTRL_IDLE_MASK_VAL_MASK 0x7 32 #define PCIE_VDEC0_BRDG_CTRL_APB_CGM_CNT_VAL_SHIFT 0 33 #define PCIE_VDEC0_BRDG_CTRL_APB_CGM_CNT_VAL_MASK 0xFFFF 36 #define PCIE_VDEC0_BRDG_CTRL_APB_ARB_WDOG_CNT_VAL_SHIFT 0 37 #define PCIE_VDEC0_BRDG_CTRL_APB_ARB_WDOG_CNT_VAL_MASK 0xFFFF 40 #define PCIE_VDEC0_BRDG_CTRL_GRACEFUL_STOP_SHIFT 0 41 #define PCIE_VDEC0_BRDG_CTRL_GRACEFUL_STOP_MASK 0x1 [all …]
|
| D | arc_farm_arc0_aux_masks.h | 24 #define ARC_FARM_ARC0_AUX_RUN_HALT_REQ_RUN_REQ_SHIFT 0 25 #define ARC_FARM_ARC0_AUX_RUN_HALT_REQ_RUN_REQ_MASK 0x1 27 #define ARC_FARM_ARC0_AUX_RUN_HALT_REQ_HALT_REQ_MASK 0x2 30 #define ARC_FARM_ARC0_AUX_RUN_HALT_ACK_RUN_ACK_SHIFT 0 31 #define ARC_FARM_ARC0_AUX_RUN_HALT_ACK_RUN_ACK_MASK 0x1 33 #define ARC_FARM_ARC0_AUX_RUN_HALT_ACK_HALT_ACK_MASK 0x10 35 #define ARC_FARM_ARC0_AUX_RUN_HALT_ACK_SYS_HALT_R_MASK 0x100 37 #define ARC_FARM_ARC0_AUX_RUN_HALT_ACK_SYS_TF_HALT_R_MASK 0x1000 39 #define ARC_FARM_ARC0_AUX_RUN_HALT_ACK_SYS_SLEEP_R_MASK 0x10000 41 #define ARC_FARM_ARC0_AUX_RUN_HALT_ACK_SYS_SLEEP_MODE_R_MASK 0xE0000 [all …]
|
| /kernel/linux/linux-6.6/sound/soc/amd/include/ |
| D | acp_2_2_sh_mask.h | 27 #define ACP_DMA_CNTL_0__DMAChRst_MASK 0x1 28 #define ACP_DMA_CNTL_0__DMAChRst__SHIFT 0x0 29 #define ACP_DMA_CNTL_0__DMAChRun_MASK 0x2 30 #define ACP_DMA_CNTL_0__DMAChRun__SHIFT 0x1 31 #define ACP_DMA_CNTL_0__DMAChIOCEn_MASK 0x4 32 #define ACP_DMA_CNTL_0__DMAChIOCEn__SHIFT 0x2 33 #define ACP_DMA_CNTL_0__Circular_DMA_En_MASK 0x8 34 #define ACP_DMA_CNTL_0__Circular_DMA_En__SHIFT 0x3 35 #define ACP_DMA_CNTL_0__DMAChGracefulRstEn_MASK 0x10 36 #define ACP_DMA_CNTL_0__DMAChGracefulRstEn__SHIFT 0x4 [all …]
|
| /kernel/linux/linux-5.10/sound/soc/amd/include/ |
| D | acp_2_2_sh_mask.h | 27 #define ACP_DMA_CNTL_0__DMAChRst_MASK 0x1 28 #define ACP_DMA_CNTL_0__DMAChRst__SHIFT 0x0 29 #define ACP_DMA_CNTL_0__DMAChRun_MASK 0x2 30 #define ACP_DMA_CNTL_0__DMAChRun__SHIFT 0x1 31 #define ACP_DMA_CNTL_0__DMAChIOCEn_MASK 0x4 32 #define ACP_DMA_CNTL_0__DMAChIOCEn__SHIFT 0x2 33 #define ACP_DMA_CNTL_0__Circular_DMA_En_MASK 0x8 34 #define ACP_DMA_CNTL_0__Circular_DMA_En__SHIFT 0x3 35 #define ACP_DMA_CNTL_0__DMAChGracefulRstEn_MASK 0x10 36 #define ACP_DMA_CNTL_0__DMAChGracefulRstEn__SHIFT 0x4 [all …]
|
| /kernel/linux/linux-5.10/drivers/net/ethernet/broadcom/ |
| D | bnx2_fw.h | 17 .state_value_clear = 0xffffff, 24 .mips_view_base = 0x8000000, 33 .state_value_clear = 0xffffff, 40 .mips_view_base = 0x8000000, 49 .state_value_clear = 0xffffff, 56 .mips_view_base = 0x8000000, 65 .state_value_clear = 0xffffff, 72 .mips_view_base = 0x8000000, 81 .state_value_clear = 0xffffff, 88 .mips_view_base = 0x8000000,
|
| /kernel/linux/linux-6.6/drivers/net/ethernet/broadcom/ |
| D | bnx2_fw.h | 17 .state_value_clear = 0xffffff, 24 .mips_view_base = 0x8000000, 33 .state_value_clear = 0xffffff, 40 .mips_view_base = 0x8000000, 49 .state_value_clear = 0xffffff, 56 .mips_view_base = 0x8000000, 65 .state_value_clear = 0xffffff, 72 .mips_view_base = 0x8000000, 81 .state_value_clear = 0xffffff, 88 .mips_view_base = 0x8000000,
|
| /kernel/linux/linux-6.6/include/linux/qed/ |
| D | iscsi_common.h | 21 #define ISCSI_DEFAULT_HEADER_DIGEST (0) 22 #define ISCSI_DEFAULT_DATA_DIGEST (0) 25 #define ISCSI_DEFAULT_MAX_PDU_LENGTH (0x2000) 26 #define ISCSI_DEFAULT_FIRST_BURST_LENGTH (0x10000) 27 #define ISCSI_DEFAULT_MAX_BURST_LENGTH (0x40000) 31 #define ISCSI_MIN_VAL_MAX_PDU_LENGTH (0x200) 32 #define ISCSI_MAX_VAL_MAX_PDU_LENGTH (0xffffff) 33 #define ISCSI_MIN_VAL_BURST_LENGTH (0x200) 34 #define ISCSI_MAX_VAL_BURST_LENGTH (0xffffff) 36 #define ISCSI_MAX_VAL_MAX_OUTSTANDING_R2T (0xff) [all …]
|
| /kernel/linux/linux-5.10/include/linux/qed/ |
| D | iscsi_common.h | 21 #define ISCSI_DEFAULT_HEADER_DIGEST (0) 22 #define ISCSI_DEFAULT_DATA_DIGEST (0) 25 #define ISCSI_DEFAULT_MAX_PDU_LENGTH (0x2000) 26 #define ISCSI_DEFAULT_FIRST_BURST_LENGTH (0x10000) 27 #define ISCSI_DEFAULT_MAX_BURST_LENGTH (0x40000) 31 #define ISCSI_MIN_VAL_MAX_PDU_LENGTH (0x200) 32 #define ISCSI_MAX_VAL_MAX_PDU_LENGTH (0xffffff) 33 #define ISCSI_MIN_VAL_BURST_LENGTH (0x200) 34 #define ISCSI_MAX_VAL_BURST_LENGTH (0xffffff) 36 #define ISCSI_MAX_VAL_MAX_OUTSTANDING_R2T (0xff) [all …]
|
| /kernel/linux/linux-6.6/fs/jfs/ |
| D | jfs_types.h | 41 #define LEFTMOSTONE 0x80000000 42 #define HIGHORDER 0x80000000u /* high order bit on */ 43 #define ONES 0xffffffffu /* all bit on */ 61 pxd->len_addr = (pxd->len_addr & cpu_to_le32(~0xffffff)) | in PXDlength() 62 cpu_to_le32(len & 0xffffff); in PXDlength() 67 pxd->len_addr = (pxd->len_addr & cpu_to_le32(0xffffff)) | in PXDaddress() 69 pxd->addr2 = cpu_to_le32(addr & 0xffffffff); in PXDaddress() 75 return le32_to_cpu((pxd)->len_addr) & 0xffffff; in lengthPXD() 80 __u64 n = le32_to_cpu(pxd->len_addr) & ~0xffffff; in addressPXD() 104 #define DXD_INDEX 0x80 /* B+-tree index */ [all …]
|
| /kernel/linux/linux-5.10/fs/jfs/ |
| D | jfs_types.h | 41 #define LEFTMOSTONE 0x80000000 42 #define HIGHORDER 0x80000000u /* high order bit on */ 43 #define ONES 0xffffffffu /* all bit on */ 61 pxd->len_addr = (pxd->len_addr & cpu_to_le32(~0xffffff)) | in PXDlength() 62 cpu_to_le32(len & 0xffffff); in PXDlength() 67 pxd->len_addr = (pxd->len_addr & cpu_to_le32(0xffffff)) | in PXDaddress() 69 pxd->addr2 = cpu_to_le32(addr & 0xffffffff); in PXDaddress() 75 return le32_to_cpu((pxd)->len_addr) & 0xffffff; in lengthPXD() 80 __u64 n = le32_to_cpu(pxd->len_addr) & ~0xffffff; in addressPXD() 104 #define DXD_INDEX 0x80 /* B+-tree index */ [all …]
|
| /kernel/linux/linux-6.6/include/math-emu/ |
| D | op-2.h | 28 #define _FP_FRAC_DECL_2(X) _FP_W_TYPE X##_f0 = 0, X##_f1 = 0 39 (((_FP_WS_TYPE) (X##_f0)) < 0); \ 46 0; \ 50 X##_f0 = 0; \ 62 X##_f1 = 0; \ 73 : (X##_f0 << (_FP_W_TYPE_SIZE - (N))) != 0)); \ 79 ? 0 \ 81 | X##_f0) != 0)); \ 82 X##_f1 = 0; \ 106 } while(0) [all …]
|
| /kernel/linux/linux-5.10/include/math-emu/ |
| D | op-2.h | 28 #define _FP_FRAC_DECL_2(X) _FP_W_TYPE X##_f0 = 0, X##_f1 = 0 39 (((_FP_WS_TYPE) (X##_f0)) < 0); \ 46 0; \ 50 X##_f0 = 0; \ 62 X##_f1 = 0; \ 73 : (X##_f0 << (_FP_W_TYPE_SIZE - (N))) != 0)); \ 79 ? 0 \ 81 | X##_f0) != 0)); \ 82 X##_f1 = 0; \ 106 } while(0) [all …]
|
| /kernel/liteos_m/testsuites/sample/kernel/atomic/ |
| D | it_los_atomic_002.c | 37 volatile INT32 value = 0; in TestCase() 41 newVal = 0xff; in TestCase() 43 ICUNIT_ASSERT_EQUAL(ret, 0, ret); in TestCase() 44 ICUNIT_ASSERT_EQUAL(value, 0xff, value); in TestCase() 46 newVal = 0xffff; in TestCase() 48 ICUNIT_ASSERT_EQUAL(ret, 0xff, ret); in TestCase() 49 ICUNIT_ASSERT_EQUAL(value, 0xffff, value); in TestCase() 51 newVal = 0xffffff; in TestCase() 53 ICUNIT_ASSERT_EQUAL(ret, 0xffff, ret); in TestCase() 54 ICUNIT_ASSERT_EQUAL(value, 0xffffff, value); in TestCase() [all …]
|
| D | it_los_atomic_005.c | 37 volatile INT64 value = 0; in TestCase() 41 newVal = 0xff; in TestCase() 43 ICUNIT_ASSERT_EQUAL(ret, 0, ret); in TestCase() 44 ICUNIT_ASSERT_EQUAL(value, 0xff, value); in TestCase() 46 newVal = 0xffff; in TestCase() 48 ICUNIT_ASSERT_EQUAL(ret, 0xff, ret); in TestCase() 49 ICUNIT_ASSERT_EQUAL(value, 0xffff, value); in TestCase() 51 newVal = 0xffffff; in TestCase() 53 ICUNIT_ASSERT_EQUAL(ret, 0xffff, ret); in TestCase() 54 ICUNIT_ASSERT_EQUAL(value, 0xffffff, value); in TestCase() [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/amd/include/asic_reg/vce/ |
| D | vce_2_0_sh_mask.h | 27 #define VCE_STATUS__JOB_BUSY_MASK 0x1 28 #define VCE_STATUS__JOB_BUSY__SHIFT 0x0 29 #define VCE_STATUS__VCPU_REPORT_MASK 0xfe 30 #define VCE_STATUS__VCPU_REPORT__SHIFT 0x1 31 #define VCE_STATUS__UENC_BUSY_MASK 0x100 32 #define VCE_STATUS__UENC_BUSY__SHIFT 0x8 33 #define VCE_VCPU_CNTL__CLK_EN_MASK 0x1 34 #define VCE_VCPU_CNTL__CLK_EN__SHIFT 0x0 35 #define VCE_VCPU_CNTL__RBBM_SOFT_RESET_MASK 0x40000 36 #define VCE_VCPU_CNTL__RBBM_SOFT_RESET__SHIFT 0x12 [all …]
|
| D | vce_3_0_sh_mask.h | 27 #define VCE_STATUS__JOB_BUSY_MASK 0x1 28 #define VCE_STATUS__JOB_BUSY__SHIFT 0x0 29 #define VCE_STATUS__VCPU_REPORT_MASK 0xfe 30 #define VCE_STATUS__VCPU_REPORT__SHIFT 0x1 31 #define VCE_STATUS__UENC_BUSY_MASK 0x100 32 #define VCE_STATUS__UENC_BUSY__SHIFT 0x8 33 #define VCE_STATUS__VCE_CONFIGURATION_MASK 0xc00000 34 #define VCE_STATUS__VCE_CONFIGURATION__SHIFT 0x16 35 #define VCE_STATUS__VCE_INSTANCE_ID_MASK 0x3000000 36 #define VCE_STATUS__VCE_INSTANCE_ID__SHIFT 0x18 [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/amd/include/asic_reg/vce/ |
| D | vce_2_0_sh_mask.h | 27 #define VCE_STATUS__JOB_BUSY_MASK 0x1 28 #define VCE_STATUS__JOB_BUSY__SHIFT 0x0 29 #define VCE_STATUS__VCPU_REPORT_MASK 0xfe 30 #define VCE_STATUS__VCPU_REPORT__SHIFT 0x1 31 #define VCE_STATUS__UENC_BUSY_MASK 0x100 32 #define VCE_STATUS__UENC_BUSY__SHIFT 0x8 33 #define VCE_VCPU_CNTL__CLK_EN_MASK 0x1 34 #define VCE_VCPU_CNTL__CLK_EN__SHIFT 0x0 35 #define VCE_VCPU_CNTL__RBBM_SOFT_RESET_MASK 0x40000 36 #define VCE_VCPU_CNTL__RBBM_SOFT_RESET__SHIFT 0x12 [all …]
|
| D | vce_3_0_sh_mask.h | 27 #define VCE_STATUS__JOB_BUSY_MASK 0x1 28 #define VCE_STATUS__JOB_BUSY__SHIFT 0x0 29 #define VCE_STATUS__VCPU_REPORT_MASK 0xfe 30 #define VCE_STATUS__VCPU_REPORT__SHIFT 0x1 31 #define VCE_STATUS__UENC_BUSY_MASK 0x100 32 #define VCE_STATUS__UENC_BUSY__SHIFT 0x8 33 #define VCE_STATUS__VCE_CONFIGURATION_MASK 0xc00000 34 #define VCE_STATUS__VCE_CONFIGURATION__SHIFT 0x16 35 #define VCE_STATUS__VCE_INSTANCE_ID_MASK 0x3000000 36 #define VCE_STATUS__VCE_INSTANCE_ID__SHIFT 0x18 [all …]
|
| /kernel/linux/linux-5.10/drivers/infiniband/hw/i40iw/ |
| D | i40iw_register.h | 38 #define I40E_GLGEN_STAT 0x000B612C /* Reset: POR */ 40 #define I40E_PFHMC_PDINV 0x000C0300 /* Reset: PFR */ 41 #define I40E_PFHMC_PDINV_PMSDIDX_SHIFT 0 42 #define I40E_PFHMC_PDINV_PMSDIDX_MASK (0xFFF << I40E_PFHMC_PDINV_PMSDIDX_SHIFT) 44 #define I40E_PFHMC_PDINV_PMPDIDX_MASK (0x1FF << I40E_PFHMC_PDINV_PMPDIDX_SHIFT) 46 #define I40E_PFHMC_SDCMD_PMSDWR_MASK (0x1 << I40E_PFHMC_SDCMD_PMSDWR_SHIFT) 47 #define I40E_PFHMC_SDDATALOW_PMSDVALID_SHIFT 0 48 #define I40E_PFHMC_SDDATALOW_PMSDVALID_MASK (0x1 << I40E_PFHMC_SDDATALOW_PMSDVALID_SHIFT) 50 #define I40E_PFHMC_SDDATALOW_PMSDTYPE_MASK (0x1 << I40E_PFHMC_SDDATALOW_PMSDTYPE_SHIFT) 52 #define I40E_PFHMC_SDDATALOW_PMSDBPCOUNT_MASK (0x3FF << I40E_PFHMC_SDDATALOW_PMSDBPCOUNT_SHIFT) [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/exynos/ |
| D | regs-decon7.h | 11 #define VIDCON0 0x00 16 #define VIDCON0_ENVID_F (1 << 0) 19 #define VIDOUTCON0 0x4 21 #define VIDOUTCON0_DUAL_MASK (0x3 << 24) 22 #define VIDOUTCON0_DUAL_ON (0x3 << 24) 23 #define VIDOUTCON0_DISP_IF_1_ON (0x2 << 24) 24 #define VIDOUTCON0_DISP_IF_0_ON (0x1 << 24) 25 #define VIDOUTCON0_DUAL_OFF (0x0 << 24) 27 #define VIDOUTCON0_IF_MASK (0x1 << 23) 28 #define VIDOUTCON0_RGBIF (0x0 << 23) [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/exynos/ |
| D | regs-decon7.h | 11 #define VIDCON0 0x00 16 #define VIDCON0_ENVID_F (1 << 0) 19 #define VIDOUTCON0 0x4 21 #define VIDOUTCON0_DUAL_MASK (0x3 << 24) 22 #define VIDOUTCON0_DUAL_ON (0x3 << 24) 23 #define VIDOUTCON0_DISP_IF_1_ON (0x2 << 24) 24 #define VIDOUTCON0_DISP_IF_0_ON (0x1 << 24) 25 #define VIDOUTCON0_DUAL_OFF (0x0 << 24) 27 #define VIDOUTCON0_IF_MASK (0x1 << 23) 28 #define VIDOUTCON0_RGBIF (0x0 << 23) [all …]
|
| /kernel/linux/linux-5.10/Documentation/gpu/ |
| D | kms-properties.csv | 7 ,,“left margin”,RANGE,"Min=0, Max=100",Connector,TBD 8 ,,“right margin”,RANGE,"Min=0, Max=100",Connector,TBD 9 ,,“top margin”,RANGE,"Min=0, Max=100",Connector,TBD 10 ,,“bottom margin”,RANGE,"Min=0, Max=100",Connector,TBD 11 ,,“brightness”,RANGE,"Min=0, Max=100",Connector,TBD 12 ,,“contrast”,RANGE,"Min=0, Max=100",Connector,TBD 13 ,,“flicker reduction”,RANGE,"Min=0, Max=100",Connector,TBD 14 ,,“overscan”,RANGE,"Min=0, Max=100",Connector,TBD 15 ,,“saturation”,RANGE,"Min=0, Max=100",Connector,TBD 16 ,,“hue”,RANGE,"Min=0, Max=100",Connector,TBD [all …]
|