Home
last modified time | relevance | path

Searched full:div6 (Results 1 – 25 of 37) sorted by relevance

12

/kernel/linux/linux-5.10/Documentation/devicetree/bindings/clock/
Drenesas,cpg-div6-clock.yaml4 $id: http://devicetree.org/schemas/clock/renesas,cpg-div6-clock.yaml#
7 title: Renesas CPG DIV6 Clock
13 The CPG DIV6 clocks are variable factor clocks provided by the Clock Pulse
21 - renesas,r8a73a4-div6-clock # R-Mobile APE6
22 - renesas,r8a7740-div6-clock # R-Mobile A1
23 - renesas,sh73a0-div6-clock # SH-Mobile AG5
24 - const: renesas,cpg-div6-clock
55 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
/kernel/linux/linux-6.6/Documentation/devicetree/bindings/clock/
Drenesas,cpg-div6-clock.yaml4 $id: http://devicetree.org/schemas/clock/renesas,cpg-div6-clock.yaml#
7 title: Renesas CPG DIV6 Clock
13 The CPG DIV6 clocks are variable factor clocks provided by the Clock Pulse
21 - renesas,r8a73a4-div6-clock # R-Mobile APE6
22 - renesas,r8a7740-div6-clock # R-Mobile A1
23 - renesas,sh73a0-div6-clock # SH-Mobile AG5
24 - const: renesas,cpg-div6-clock
67 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
Dtesla,fsd-clock.yaml115 - description: Shared0 PLL div6 clock (from CMU_CMU)
/kernel/linux/linux-5.10/arch/arm/boot/dts/
Dsh73a0.dtsi657 /* Variable factor clocks (DIV6) */
659 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
668 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
677 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
686 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
694 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
701 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
708 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
715 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
722 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
[all …]
Dr8a73a4.dtsi534 /* Variable factor clocks (DIV6) */
536 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
544 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
551 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
558 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
565 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
572 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
579 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
587 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
595 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
[all …]
Dr8a7740.dtsi492 /* Variable factor clocks (DIV6) */
494 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
503 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
512 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
518 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
524 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
530 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
537 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
544 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
551 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
/kernel/linux/linux-6.6/arch/arm/boot/dts/renesas/
Dsh73a0.dtsi657 /* Variable factor clocks (DIV6) */
659 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
668 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
677 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
686 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
694 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
701 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
708 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
715 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
722 compatible = "renesas,sh73a0-div6-clock", "renesas,cpg-div6-clock";
[all …]
Dr8a73a4.dtsi493 /* Variable factor clocks (DIV6) */
495 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
503 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
510 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
517 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
524 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
531 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
538 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
546 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
554 compatible = "renesas,r8a73a4-div6-clock", "renesas,cpg-div6-clock";
[all …]
Dr8a7740.dtsi492 /* Variable factor clocks (DIV6) */
494 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
503 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
512 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
518 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
524 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
530 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
537 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
544 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
551 compatible = "renesas,r8a7740-div6-clock", "renesas,cpg-div6-clock";
/kernel/linux/linux-5.10/drivers/clk/renesas/
Dclk-div6.c20 #include "clk-div6.h"
68 * DIV6 clocks require the divisor field to be non-zero when stopping in cpg_div6_clock_disable()
146 pr_err("%s: %s DIV6 clock set to invalid parent %u\n", in cpg_div6_clock_get_parent()
188 * TODO: This does not yet support DIV6 clocks with multiple in cpg_div6_clock_notifier_call()
190 * Fortunately so far such DIV6 clocks are found only on in cpg_div6_clock_notifier_call()
205 * cpg_div6_register - Register a DIV6 clock
206 * @name: Name of the DIV6 clock
207 * @num_parents: Number of parent clocks of the DIV6 clock (1, 4, or 8)
209 * @reg: Mapped register used to control the DIV6 clock
252 pr_err("%s: invalid number of parents for DIV6 clock %s\n", in cpg_div6_register()
[all …]
Drenesas-cpg-mssr.h36 CLK_TYPE_DIV6P1, /* DIV6 Clock with 1 parent clock */
37 CLK_TYPE_DIV6_RO, /* DIV6 Clock read only with extra divisor */
DMakefile42 obj-$(CONFIG_CLK_RENESAS_DIV6) += clk-div6.o
DKconfig189 bool "DIV6 clock support" if COMPILE_TEST
/kernel/linux/linux-6.6/drivers/clk/renesas/
Dclk-div6.c20 #include "clk-div6.h"
66 * DIV6 clocks require the divisor field to be non-zero when stopping in cpg_div6_clock_disable()
181 pr_err("%s: %s DIV6 clock set to invalid parent %u\n", in cpg_div6_clock_get_parent()
218 * TODO: This does not yet support DIV6 clocks with multiple in cpg_div6_clock_notifier_call()
220 * Fortunately so far such DIV6 clocks are found only on in cpg_div6_clock_notifier_call()
235 * cpg_div6_register - Register a DIV6 clock
236 * @name: Name of the DIV6 clock
237 * @num_parents: Number of parent clocks of the DIV6 clock (1, 4, or 8)
239 * @reg: Mapped register used to control the DIV6 clock
280 pr_err("%s: invalid number of parents for DIV6 clock %s\n", in cpg_div6_register()
[all …]
Drenesas-cpg-mssr.h36 CLK_TYPE_DIV6P1, /* DIV6 Clock with 1 parent clock */
37 CLK_TYPE_DIV6_RO, /* DIV6 Clock read only with extra divisor */
DMakefile51 obj-$(CONFIG_CLK_RENESAS_DIV6) += clk-div6.o
DKconfig230 bool "DIV6 clock support" if COMPILE_TEST
/kernel/linux/linux-5.10/arch/sh/lib/
Dudivsi3_i4i-Os.S39 bsr div6
42 bsr div6
59 div6: label
/kernel/linux/linux-6.6/arch/sh/lib/
Dudivsi3_i4i-Os.S39 bsr div6
42 bsr div6
59 div6: label
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/net/can/
Drcar_can.txt44 For the denoted SoCs, "clkp2" can be CANFD clock. This is a div6 clock and can
Drcar_canfd.txt38 In the denoted SoCs, canfd clock is a div6 clock and can be used by both CAN
/kernel/linux/linux-5.10/drivers/sh/clk/
Dcpg.c170 * div6 clocks require the divisor field to be non-zero or the in sh_clk_div_disable()
261 * div6 support
/kernel/linux/linux-6.6/drivers/sh/clk/
Dcpg.c170 * div6 clocks require the divisor field to be non-zero or the in sh_clk_div_disable()
261 * div6 support
/kernel/linux/linux-6.6/Documentation/devicetree/bindings/net/can/
Drenesas,rcar-can.yaml83 On R-Car Gen3 and RZ/G2 SoCs, "clkp2" is the CANFD clock. This is a div6
Drenesas,rcar-canfd.yaml72 Reference to the CANFD clock. The CANFD clock is a div6 clock and can be

12