| /kernel/linux/linux-6.6/drivers/gpu/drm/i915/display/ |
| D | intel_dsb.c | 45 * ins_start_offset will help to store start dword of the dsb 53 * DOC: DSB 55 * A DSB (Display State Buffer) is a queue of MMIO instructions in the memory 56 * which can be offloaded to DSB HW in Display Controller. DSB HW is a DMA 57 * engine that can be programmed to download the DSB from memory. 60 * faster. DSB Support added from Gen12 Intel graphics based platform. 62 * DSB's can access only the pipe, plane, and transcoder Data Island Packet 65 * DSB HW can support only register writes (both indexed and direct MMIO 66 * writes). There are no registers reads possible with DSB HW engine. 69 /* DSB opcodes. */ [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/i915/display/ |
| D | intel_dsb.c | 13 * DOC: DSB 15 * A DSB (Display State Buffer) is a queue of MMIO instructions in the memory 16 * which can be offloaded to DSB HW in Display Controller. DSB HW is a DMA 17 * engine that can be programmed to download the DSB from memory. 20 * faster. DSB Support added from Gen12 Intel graphics based platform. 22 * DSB's can access only the pipe, plane, and transcoder Data Island Packet 25 * DSB HW can support only register writes (both indexed and direct MMIO 26 * writes). There are no registers reads possible with DSB HW engine. 29 /* DSB opcodes. */ 50 drm_dbg_kms(&i915->drm, "DSB engine is busy.\n"); in intel_dsb_enable_engine() [all …]
|
| /kernel/linux/linux-6.6/tools/perf/pmu-events/arch/x86/broadwell/ |
| D | frontend.json | 10 "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switch true penalty cycles.", 13 …DSB)-to-MITE switch true penalty cycles. These cycles do not include uops routed through because o… 42 "BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering 4 Uops", 46 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting inc… 51 "BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering any Uop", 55 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting inc… 64 …s the IDQ. This also means that uops are not being delivered from the Decode Stream Buffer (DSB).", 73 …s the IDQ. This also means that uops are not being delivered from the Decode Stream Buffer (DSB).", 78 …n uops are being delivered to Instruction Decode Queue (IDQ) from Decode Stream Buffer (DSB) path", 82 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting inc… [all …]
|
| /kernel/linux/linux-6.6/tools/perf/pmu-events/arch/x86/broadwellde/ |
| D | frontend.json | 10 "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switch true penalty cycles.", 13 …DSB)-to-MITE switch true penalty cycles. These cycles do not include uops routed through because o… 42 "BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering 4 Uops", 46 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting inc… 51 "BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering any Uop", 55 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting inc… 64 …s the IDQ. This also means that uops are not being delivered from the Decode Stream Buffer (DSB).", 73 …s the IDQ. This also means that uops are not being delivered from the Decode Stream Buffer (DSB).", 78 …n uops are being delivered to Instruction Decode Queue (IDQ) from Decode Stream Buffer (DSB) path", 82 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting inc… [all …]
|
| /kernel/linux/linux-6.6/tools/perf/pmu-events/arch/x86/broadwellx/ |
| D | frontend.json | 10 "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switch true penalty cycles.", 13 …DSB)-to-MITE switch true penalty cycles. These cycles do not include uops routed through because o… 42 "BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering 4 Uops", 46 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting inc… 51 "BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering any Uop", 55 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting inc… 64 …s the IDQ. This also means that uops are not being delivered from the Decode Stream Buffer (DSB).", 73 …s the IDQ. This also means that uops are not being delivered from the Decode Stream Buffer (DSB).", 78 …n uops are being delivered to Instruction Decode Queue (IDQ) from Decode Stream Buffer (DSB) path", 82 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting inc… [all …]
|
| /kernel/linux/linux-6.6/tools/perf/pmu-events/arch/x86/ivybridge/ |
| D | frontend.json | 11 "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switches", 14 "PublicDescription": "Number of DSB to MITE switches.", 19 "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switch true penalty cycles", 22 "PublicDescription": "Cycles DSB to MITE switches caused delay.", 27 …escription": "Cycles when Decode Stream Buffer (DSB) fill encounter more than 3 Decode Stream Buff… 30 "PublicDescription": "DSB Fill encountered > 3 DSB lines.", 59 "BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering 4 Uops", 63 "PublicDescription": "Counts cycles DSB is delivered four uops. Set Cmask = 4.", 68 "BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering any Uop", 72 "PublicDescription": "Counts cycles DSB is delivered at least one uops. Set Cmask = 1.", [all …]
|
| /kernel/linux/linux-6.6/tools/perf/pmu-events/arch/x86/ivytown/ |
| D | frontend.json | 11 "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switches", 14 "PublicDescription": "Number of DSB to MITE switches.", 19 "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switch true penalty cycles", 22 "PublicDescription": "Cycles DSB to MITE switches caused delay.", 27 …escription": "Cycles when Decode Stream Buffer (DSB) fill encounter more than 3 Decode Stream Buff… 30 "PublicDescription": "DSB Fill encountered > 3 DSB lines.", 59 "BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering 4 Uops", 63 "PublicDescription": "Counts cycles DSB is delivered four uops. Set Cmask = 4.", 68 "BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering any Uop", 72 "PublicDescription": "Counts cycles DSB is delivered at least one uops. Set Cmask = 1.", [all …]
|
| /kernel/linux/linux-5.10/tools/perf/pmu-events/arch/x86/ivybridge/ |
| D | frontend.json | 34 …"PublicDescription": "Increment each cycle. # of uops delivered to IDQ from DSB path. Set Cmask = … 40 …tion": "Uops delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path", 44 … uops are being delivered to Instruction Decode Queue (IDQ) from Decode Stream Buffer (DSB) path.", 50 …n uops are being delivered to Instruction Decode Queue (IDQ) from Decode Stream Buffer (DSB) path", 55 …"PublicDescription": "Increment each cycle # of uops delivered to IDQ when MS_busy by DSB. Set Cma… 61 …"BriefDescription": "Uops initiated by Decode Stream Buffer (DSB) that are being delivered to Inst… 65 …"PublicDescription": "Cycles when uops initiated by Decode Stream Buffer (DSB) are being delivered… 71 …"BriefDescription": "Cycles when uops initiated by Decode Stream Buffer (DSB) are being delivered … 76 …eries to Instruction Decode Queue (IDQ) initiated by Decode Stream Buffer (DSB) while Microcode Se… 83 …eries to Instruction Decode Queue (IDQ) initiated by Decode Stream Buffer (DSB) while Microcode Se… [all …]
|
| /kernel/linux/linux-5.10/tools/perf/pmu-events/arch/x86/ivytown/ |
| D | frontend.json | 34 …"PublicDescription": "Increment each cycle. # of uops delivered to IDQ from DSB path. Set Cmask = … 40 …tion": "Uops delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path", 44 … uops are being delivered to Instruction Decode Queue (IDQ) from Decode Stream Buffer (DSB) path.", 50 …n uops are being delivered to Instruction Decode Queue (IDQ) from Decode Stream Buffer (DSB) path", 55 …"PublicDescription": "Increment each cycle # of uops delivered to IDQ when MS_busy by DSB. Set Cma… 61 …"BriefDescription": "Uops initiated by Decode Stream Buffer (DSB) that are being delivered to Inst… 65 …"PublicDescription": "Cycles when uops initiated by Decode Stream Buffer (DSB) are being delivered… 71 …"BriefDescription": "Cycles when uops initiated by Decode Stream Buffer (DSB) are being delivered … 76 …eries to Instruction Decode Queue (IDQ) initiated by Decode Stream Buffer (DSB) while Microcode Se… 83 …eries to Instruction Decode Queue (IDQ) initiated by Decode Stream Buffer (DSB) while Microcode Se… [all …]
|
| /kernel/linux/linux-5.10/tools/perf/pmu-events/arch/x86/broadwell/ |
| D | frontend.json | 13 …s the IDQ. This also means that uops are not being delivered from the Decode Stream Buffer (DSB).", 34 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting inc… 40 …tion": "Uops delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path", 44 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting inc… 50 …n uops are being delivered to Instruction Decode Queue (IDQ) from Decode Stream Buffer (DSB) path", 55 …: "This event counts the number of uops initiated by Decode Stream Buffer (DSB) that are being del… 61 …"BriefDescription": "Uops initiated by Decode Stream Buffer (DSB) that are being delivered to Inst… 65 …s event counts cycles during which uops initiated by Decode Stream Buffer (DSB) are being delivere… 71 …"BriefDescription": "Cycles when uops initiated by Decode Stream Buffer (DSB) are being delivered … 76 …eries to Instruction Decode Queue (IDQ) initiated by Decode Stream Buffer (DSB) while the Microcod… [all …]
|
| /kernel/linux/linux-5.10/tools/perf/pmu-events/arch/x86/broadwellx/ |
| D | frontend.json | 18 …s the IDQ. This also means that uops are not being delivered from the Decode Stream Buffer (DSB).", 36 …tion": "Uops delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path", 39 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting inc… 46 …n uops are being delivered to Instruction Decode Queue (IDQ) from Decode Stream Buffer (DSB) path", 50 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting inc… 57 …"BriefDescription": "Uops initiated by Decode Stream Buffer (DSB) that are being delivered to Inst… 60 …: "This event counts the number of uops initiated by Decode Stream Buffer (DSB) that are being del… 67 …"BriefDescription": "Cycles when uops initiated by Decode Stream Buffer (DSB) are being delivered … 71 …s event counts cycles during which uops initiated by Decode Stream Buffer (DSB) are being delivere… 79 …eries to Instruction Decode Queue (IDQ) initiated by Decode Stream Buffer (DSB) while Microcode Se… [all …]
|
| /kernel/linux/linux-5.10/tools/perf/pmu-events/arch/x86/broadwellde/ |
| D | frontend.json | 18 …s the IDQ. This also means that uops are not being delivered from the Decode Stream Buffer (DSB).", 36 …tion": "Uops delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path", 39 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting inc… 46 …n uops are being delivered to Instruction Decode Queue (IDQ) from Decode Stream Buffer (DSB) path", 50 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting inc… 57 …"BriefDescription": "Uops initiated by Decode Stream Buffer (DSB) that are being delivered to Inst… 60 …: "This event counts the number of uops initiated by Decode Stream Buffer (DSB) that are being del… 67 …"BriefDescription": "Cycles when uops initiated by Decode Stream Buffer (DSB) are being delivered … 71 …s event counts cycles during which uops initiated by Decode Stream Buffer (DSB) are being delivere… 79 …eries to Instruction Decode Queue (IDQ) initiated by Decode Stream Buffer (DSB) while Microcode Se… [all …]
|
| /kernel/linux/linux-6.6/tools/perf/pmu-events/arch/x86/cascadelakex/ |
| D | frontend.json | 19 "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switches", 22 …ber of the Decode Stream Buffer (DSB)-to-MITE switches including all misses because of missing Dec… 27 "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switch true penalty cycles.", 30 …DSB)-to-MITE switch true penalty cycles. These cycles do not include uops routed through because o… 35 "BriefDescription": "Retired Instructions who experienced DSB miss.", 41 …"PublicDescription": "Counts retired Instructions that experienced DSB (Decode stream buffer i.e. … 46 "BriefDescription": "Retired Instructions who experienced a critical DSB miss.", 52 …tical DSB (Decode stream buffer i.e. the decoded instruction-cache) miss. Critical means stalls we… 270 …"BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering 4 Uops [This event is alias t… 274 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Count includ… [all …]
|
| /kernel/linux/linux-6.6/tools/perf/pmu-events/arch/x86/skylake/ |
| D | frontend.json | 19 "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switches", 22 …ber of the Decode Stream Buffer (DSB)-to-MITE switches including all misses because of missing Dec… 27 "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switch true penalty cycles.", 30 …DSB)-to-MITE switch true penalty cycles. These cycles do not include uops routed through because o… 35 "BriefDescription": "Retired Instructions who experienced DSB miss.", 41 …"PublicDescription": "Counts retired Instructions that experienced DSB (Decode stream buffer i.e. … 46 "BriefDescription": "Retired Instructions who experienced a critical DSB miss.", 52 …tical DSB (Decode stream buffer i.e. the decoded instruction-cache) miss. Critical means stalls we… 270 …"BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering 4 Uops [This event is alias t… 274 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Count includ… [all …]
|
| /kernel/linux/linux-6.6/tools/perf/pmu-events/arch/x86/skylakex/ |
| D | frontend.json | 19 "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switches", 22 …ber of the Decode Stream Buffer (DSB)-to-MITE switches including all misses because of missing Dec… 27 "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switch true penalty cycles.", 30 …DSB)-to-MITE switch true penalty cycles. These cycles do not include uops routed through because o… 35 "BriefDescription": "Retired Instructions who experienced DSB miss.", 41 …"PublicDescription": "Counts retired Instructions that experienced DSB (Decode stream buffer i.e. … 46 "BriefDescription": "Retired Instructions who experienced a critical DSB miss.", 52 …tical DSB (Decode stream buffer i.e. the decoded instruction-cache) miss. Critical means stalls we… 270 …"BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering 4 Uops [This event is alias t… 274 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Count includ… [all …]
|
| /kernel/linux/linux-6.6/arch/arm64/kvm/hyp/vhe/ |
| D | tlb.c | 87 dsb(ishst); in __kvm_tlb_flush_vmid_ipa() 106 dsb(ish); in __kvm_tlb_flush_vmid_ipa() 108 dsb(ish); in __kvm_tlb_flush_vmid_ipa() 119 dsb(nshst); in __kvm_tlb_flush_vmid_ipa_nsh() 138 dsb(nsh); in __kvm_tlb_flush_vmid_ipa_nsh() 140 dsb(nsh); in __kvm_tlb_flush_vmid_ipa_nsh() 159 dsb(ishst); in __kvm_tlb_flush_vmid_range() 166 dsb(ish); in __kvm_tlb_flush_vmid_range() 168 dsb(ish); in __kvm_tlb_flush_vmid_range() 178 dsb(ishst); in __kvm_tlb_flush_vmid() [all …]
|
| /kernel/linux/linux-6.6/fs/erofs/ |
| D | super.c | 54 struct erofs_super_block *dsb; in erofs_superblock_csum_verify() local 60 dsb = kmemdup(sbdata + EROFS_SUPER_OFFSET, len, GFP_KERNEL); in erofs_superblock_csum_verify() 61 if (!dsb) in erofs_superblock_csum_verify() 64 expected_crc = le32_to_cpu(dsb->checksum); in erofs_superblock_csum_verify() 65 dsb->checksum = 0; in erofs_superblock_csum_verify() 67 crc = crc32c(~0, dsb, len); in erofs_superblock_csum_verify() 68 kfree(dsb); in erofs_superblock_csum_verify() 109 struct erofs_super_block *dsb) in check_layout_compatibility() argument 111 const unsigned int feature = le32_to_cpu(dsb->feature_incompat); in check_layout_compatibility() 161 struct erofs_super_block *dsb) in z_erofs_parse_cfgs() argument [all …]
|
| /kernel/linux/linux-5.10/fs/erofs/ |
| D | super.c | 54 struct erofs_super_block *dsb; in erofs_superblock_csum_verify() local 57 dsb = kmemdup(sbdata + EROFS_SUPER_OFFSET, in erofs_superblock_csum_verify() 59 if (!dsb) in erofs_superblock_csum_verify() 62 expected_crc = le32_to_cpu(dsb->checksum); in erofs_superblock_csum_verify() 63 dsb->checksum = 0; in erofs_superblock_csum_verify() 65 crc = crc32c(~0, dsb, EROFS_BLKSIZ - EROFS_SUPER_OFFSET); in erofs_superblock_csum_verify() 66 kfree(dsb); in erofs_superblock_csum_verify() 109 struct erofs_super_block *dsb) in check_layout_compatibility() argument 111 const unsigned int feature = le32_to_cpu(dsb->feature_incompat); in check_layout_compatibility() 129 struct erofs_super_block *dsb; in erofs_read_superblock() local [all …]
|
| /kernel/linux/linux-6.6/arch/arm64/include/asm/ |
| D | tlbflush.h | 35 "dsb ish\n tlbi " #op, \ 43 "dsb ish\n tlbi " #op ", %0", \ 177 * DSB ISHST // Ensure prior page-table updates have completed 179 * DSB ISH // Ensure the TLB invalidation has completed 239 dsb(nshst); in local_flush_tlb_all() 241 dsb(nsh); in local_flush_tlb_all() 247 dsb(ishst); in flush_tlb_all() 249 dsb(ish); in flush_tlb_all() 257 dsb(ishst); in flush_tlb_mm() 261 dsb(ish); in flush_tlb_mm() [all …]
|
| /kernel/linux/linux-6.6/arch/arm64/kvm/hyp/nvhe/ |
| D | tlb.c | 25 * CPUs, for which a dsb(DOMAIN-st) is what we need, DOMAIN in __tlb_switch_to_guest() 31 * registers out of context, for which dsb(nsh) is enough in __tlb_switch_to_guest() 33 * The composition of these two barriers is a dsb(DOMAIN), and in __tlb_switch_to_guest() 39 dsb(nsh); in __tlb_switch_to_guest() 41 dsb(ish); in __tlb_switch_to_guest() 103 dsb(ish); in __kvm_tlb_flush_vmid_ipa() 105 dsb(ish); in __kvm_tlb_flush_vmid_ipa() 155 dsb(nsh); in __kvm_tlb_flush_vmid_ipa_nsh() 157 dsb(nsh); in __kvm_tlb_flush_vmid_ipa_nsh() 203 dsb(ish); in __kvm_tlb_flush_vmid_range() [all …]
|
| /kernel/linux/linux-6.6/tools/perf/pmu-events/arch/x86/sandybridge/ |
| D | frontend.json | 10 "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switches.", 17 "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switch true penalty cycles.", 20 …t counts the cycles attributed to a switch from the Decoded Stream Buffer (DSB), which holds decod… 25 …"BriefDescription": "Cases of cancelling valid Decode Stream Buffer (DSB) fill not because of exce… 32 …escription": "Cycles when Decode Stream Buffer (DSB) fill encounter more than 3 Decode Stream Buff… 39 … "BriefDescription": "Cases of cancelling valid DSB fill not because of exceeding way limit.", 61 "BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering 4 Uops.", 69 "BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering any Uop.", 93 … uops are being delivered to Instruction Decode Queue (IDQ) from Decode Stream Buffer (DSB) path.", 101 …ion": "Uops delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path.", [all …]
|
| /kernel/linux/linux-6.6/tools/perf/pmu-events/arch/x86/jaketown/ |
| D | frontend.json | 10 "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switches.", 17 "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switch true penalty cycles.", 20 …t counts the cycles attributed to a switch from the Decoded Stream Buffer (DSB), which holds decod… 25 …"BriefDescription": "Cases of cancelling valid Decode Stream Buffer (DSB) fill not because of exce… 32 …escription": "Cycles when Decode Stream Buffer (DSB) fill encounter more than 3 Decode Stream Buff… 39 … "BriefDescription": "Cases of cancelling valid DSB fill not because of exceeding way limit.", 61 "BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering 4 Uops.", 69 "BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering any Uop.", 93 … uops are being delivered to Instruction Decode Queue (IDQ) from Decode Stream Buffer (DSB) path.", 101 …ion": "Uops delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path.", [all …]
|
| /kernel/linux/linux-5.10/tools/perf/pmu-events/arch/x86/skylakex/ |
| D | frontend.json | 51 …n uops are being delivered to Instruction Decode Queue (IDQ) from Decode Stream Buffer (DSB) path", 57 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting inc… 83 …"BriefDescription": "Retired Instructions who experienced decode stream buffer (DSB - the decoded … 91 …"PublicDescription": "Counts retired Instructions that experienced DSB (Decode stream buffer i.e. … 127 …' the IDQ. This also means that uops are not being delivered from the Decode Stream Buffer (DSB).", 149 …ludes uops that may 'bypass' the IDQ. Uops maybe initiated by Decode Stream Buffer (DSB) or MITE.", 160 …s' the IDQ. During these cycles uops are not being delivered from the Decode Stream Buffer (DSB).", 174 …"BriefDescription": "Number of switches from DSB (Decode Stream Buffer) or MITE (legacy decode pip… 181 …"PublicDescription": "Number of switches from DSB (Decode Stream Buffer) or MITE (legacy decode pi… 252 "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switch true penalty cycles.", [all …]
|
| /kernel/linux/linux-5.10/tools/perf/pmu-events/arch/x86/cascadelakex/ |
| D | frontend.json | 122 …n uops are being delivered to Instruction Decode Queue (IDQ) from Decode Stream Buffer (DSB) path", 128 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting inc… 133 …"BriefDescription": "Retired Instructions who experienced decode stream buffer (DSB - the decoded … 141 …"PublicDescription": "Counts retired Instructions that experienced DSB (Decode stream buffer i.e. … 152 …' the IDQ. This also means that uops are not being delivered from the Decode Stream Buffer (DSB).", 163 …ludes uops that may 'bypass' the IDQ. Uops maybe initiated by Decode Stream Buffer (DSB) or MITE.", 189 "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switch true penalty cycles.", 194 …DSB)-to-MITE switch true penalty cycles. These cycles do not include uops routed through because o… 239 …"BriefDescription": "Cycles when uops initiated by Decode Stream Buffer (DSB) are being delivered … 245 …tion": "Counts cycles during which uops initiated by Decode Stream Buffer (DSB) are being delivere… [all …]
|
| /kernel/linux/linux-5.10/tools/perf/pmu-events/arch/x86/skylake/ |
| D | frontend.json | 3 …' the IDQ. This also means that uops are not being delivered from the Decode Stream Buffer (DSB).", 24 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting inc… 30 …tion": "Uops delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path", 34 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Counting inc… 40 …n uops are being delivered to Instruction Decode Queue (IDQ) from Decode Stream Buffer (DSB) path", 45 …tion": "Counts cycles during which uops initiated by Decode Stream Buffer (DSB) are being delivere… 51 …"BriefDescription": "Cycles when uops initiated by Decode Stream Buffer (DSB) are being delivered … 56 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Count includ… 62 "BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering 4 Uops", 67 …delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path. Count includ… [all …]
|