| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/regulator/ |
| D | dlg,da9121.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 3 --- 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 10 - Adam Ward <Adam.Ward.opensource@diasemi.com> 13 Dialog Semiconductor DA9121 Single-channel 10A double-phase buck converter 14 Dialog Semiconductor DA9122 Double-channel 5A single-phase buck converter 15 Dialog Semiconductor DA9220 Double-channel 3A single-phase buck converter 16 Dialog Semiconductor DA9217 Single-channel 6A double-phase buck converter 17 Dialog Semiconductor DA9130 Single-channel 10A double-phase buck converter 18 Dialog Semiconductor DA9131 Double-channel 5A single-phase buck converter [all …]
|
| /kernel/linux/linux-6.6/Documentation/driver-api/ |
| D | edac.rst | 5 ---------------------------------------- 8 *sockets, *socket sets*, *banks*, *rows*, *chip-select rows*, *channels*, 35 * Channel 37 A memory controller channel, responsible to communicate with a group of 38 DIMMs. Each channel has its own independent control (command) and data 43 It is typically the highest hierarchy on a Fully-Buffered DIMM memory 52 * Single-channel 55 only. E. g. if the data is 64 bits-wide, the data flows to the CPU using 57 memories. FB-DIMM and RAMBUS use a different concept for channel, so 60 * Double-channel [all …]
|
| /kernel/linux/linux-5.10/Documentation/driver-api/ |
| D | edac.rst | 5 ---------------------------------------- 8 *sockets, *socket sets*, *banks*, *rows*, *chip-select rows*, *channels*, 35 * Channel 37 A memory controller channel, responsible to communicate with a group of 38 DIMMs. Each channel has its own independent control (command) and data 43 It is typically the highest hierarchy on a Fully-Buffered DIMM memory 52 * Single-channel 55 only. E. g. if the data is 64 bits-wide, the data flows to the CPU using 57 memories. FB-DIMM and RAMBUS use a different concept for channel, so 60 * Double-channel [all …]
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/dma/ |
| D | st,stm32-mdma.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 3 --- 4 $id: http://devicetree.org/schemas/dma/st,stm32-mdma.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 10 The STM32 MDMA is a general-purpose direct memory access controller capable of 13 described in the dma.txt file, using a five-cell specifier for each channel: 21 3. A 32bit mask specifying the DMA channel configuration 22 -bit 0-1: Source increment mode 26 -bit 2-3: Destination increment mode 30 -bit 8-9: Source increment offset size [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/dma/ |
| D | st,stm32-mdma.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 3 --- 4 $id: http://devicetree.org/schemas/dma/st,stm32-mdma.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 10 The STM32 MDMA is a general-purpose direct memory access controller capable of 13 described in the dma.txt file, using a five-cell specifier for each channel: 21 3. A 32bit mask specifying the DMA channel configuration 22 -bit 0-1: Source increment mode 26 -bit 2-3: Destination increment mode 30 -bit 8-9: Source increment offset size [all …]
|
| /kernel/linux/linux-6.6/Documentation/sound/cards/ |
| D | hdspm.rst | 2 Software Interface ALSA-DSP MADI Driver 5 (translated from German, so no good English ;-), 7 2004 - winfried ritsch 11 the Controls and startup-options are ALSA-Standard and only the 19 ------------------ 21 * number of channels -- depends on transmission mode 29 * Single Speed -- 1..64 channels 32 (Note: Choosing the 56channel mode for transmission or as 34 all 64 channels are available for the mixer, so channel count 37 * Double Speed -- 1..32 channels [all …]
|
| /kernel/linux/linux-5.10/Documentation/sound/cards/ |
| D | hdspm.rst | 2 Software Interface ALSA-DSP MADI Driver 5 (translated from German, so no good English ;-), 7 2004 - winfried ritsch 11 the Controls and startup-options are ALSA-Standard and only the 19 ------------------ 21 * number of channels -- depends on transmission mode 29 * Single Speed -- 1..64 channels 32 (Note: Choosing the 56channel mode for transmission or as 34 all 64 channels are available for the mixer, so channel count 37 * Double Speed -- 1..32 channels [all …]
|
| /kernel/linux/linux-5.10/include/sound/ |
| D | ak4114.h | 1 /* SPDX-License-Identifier: GPL-2.0-or-later */ 19 #define AK4114_REG_RXCSB0 0x08 /* RX channel status byte 0 */ 20 #define AK4114_REG_RXCSB1 0x09 /* RX channel status byte 1 */ 21 #define AK4114_REG_RXCSB2 0x0a /* RX channel status byte 2 */ 22 #define AK4114_REG_RXCSB3 0x0b /* RX channel status byte 3 */ 23 #define AK4114_REG_RXCSB4 0x0c /* RX channel status byte 4 */ 24 #define AK4114_REG_TXCSB0 0x0d /* TX channel status byte 0 */ 25 #define AK4114_REG_TXCSB1 0x0e /* TX channel status byte 1 */ 26 #define AK4114_REG_TXCSB2 0x0f /* TX channel status byte 2 */ 27 #define AK4114_REG_TXCSB3 0x10 /* TX channel status byte 3 */ [all …]
|
| D | ac97_codec.h | 1 /* SPDX-License-Identifier: GPL-2.0+ 24 /* specific - SigmaTel */ 33 #define AC97_SIGMATEL_MULTICHN 0x74 /* Multi-Channel programming */ 37 /* specific - Analog Devices */ 47 /* specific - Cirrus Logic */ 56 /* specific - Conexant */ 64 /* specific - ALC */ 81 #define AC97_ALC650_CHANNEL_MASK 0x00f0 /* Channel number */ 106 /* specific - Yamaha YMF7x3 */ 110 /* specific - C-Media */ [all …]
|
| /kernel/linux/linux-6.6/include/sound/ |
| D | ak4114.h | 1 /* SPDX-License-Identifier: GPL-2.0-or-later */ 19 #define AK4114_REG_RXCSB0 0x08 /* RX channel status byte 0 */ 20 #define AK4114_REG_RXCSB1 0x09 /* RX channel status byte 1 */ 21 #define AK4114_REG_RXCSB2 0x0a /* RX channel status byte 2 */ 22 #define AK4114_REG_RXCSB3 0x0b /* RX channel status byte 3 */ 23 #define AK4114_REG_RXCSB4 0x0c /* RX channel status byte 4 */ 24 #define AK4114_REG_TXCSB0 0x0d /* TX channel status byte 0 */ 25 #define AK4114_REG_TXCSB1 0x0e /* TX channel status byte 1 */ 26 #define AK4114_REG_TXCSB2 0x0f /* TX channel status byte 2 */ 27 #define AK4114_REG_TXCSB3 0x10 /* TX channel status byte 3 */ [all …]
|
| D | ac97_codec.h | 1 /* SPDX-License-Identifier: GPL-2.0+ 24 /* specific - SigmaTel */ 33 #define AC97_SIGMATEL_MULTICHN 0x74 /* Multi-Channel programming */ 37 /* specific - Analog Devices */ 47 /* specific - Cirrus Logic */ 56 /* specific - Conexant */ 64 /* specific - ALC */ 81 #define AC97_ALC650_CHANNEL_MASK 0x00f0 /* Channel number */ 106 /* specific - Yamaha YMF7x3 */ 110 /* specific - C-Media */ [all …]
|
| /kernel/linux/linux-6.6/drivers/video/fbdev/ |
| D | pxa3xx-regs.h | 1 /* SPDX-License-Identifier: GPL-2.0 */ 20 #define FBR0 (0x020) /* DMA Channel 0 Frame Branch Register */ 21 #define FBR1 (0x024) /* DMA Channel 1 Frame Branch Register */ 22 #define FBR2 (0x028) /* DMA Channel 2 Frame Branch Register */ 23 #define FBR3 (0x02C) /* DMA Channel 2 Frame Branch Register */ 24 #define FBR4 (0x030) /* DMA Channel 2 Frame Branch Register */ 25 #define FBR5 (0x110) /* DMA Channel 2 Frame Branch Register */ 26 #define FBR6 (0x114) /* DMA Channel 2 Frame Branch Register */ 49 #define FDADR0 (0x200) /* DMA Channel 0 Frame Descriptor Address Register */ 50 #define FDADR1 (0x210) /* DMA Channel 1 Frame Descriptor Address Register */ [all …]
|
| /kernel/linux/linux-5.10/drivers/net/wireless/ti/wl1251/ |
| D | rx.h | 1 /* SPDX-License-Identifier: GPL-2.0-only */ 5 * Copyright (c) 1998-2007 Texas Instruments Incorporated 19 * The Rx path uses a double buffer and an rx_contro structure, each located 27 * 2) The host reads the received packet from one of the double buffers. 32 #define WL1251_RX_MAX_RSSI -30 33 #define WL1251_RX_MIN_RSSI -95 36 #define WL1251_RX_ALIGN(len) (((len) + WL1251_RX_ALIGN_TO - 1) & \ 37 ~(WL1251_RX_ALIGN_TO - 1)) 67 * 0 - 802.11 68 * 1 - 802.3 [all …]
|
| /kernel/linux/linux-6.6/drivers/net/wireless/ti/wl1251/ |
| D | rx.h | 1 /* SPDX-License-Identifier: GPL-2.0-only */ 5 * Copyright (c) 1998-2007 Texas Instruments Incorporated 19 * The Rx path uses a double buffer and an rx_contro structure, each located 27 * 2) The host reads the received packet from one of the double buffers. 32 #define WL1251_RX_MAX_RSSI -30 33 #define WL1251_RX_MIN_RSSI -95 36 #define WL1251_RX_ALIGN(len) (((len) + WL1251_RX_ALIGN_TO - 1) & \ 37 ~(WL1251_RX_ALIGN_TO - 1)) 67 * 0 - 802.11 68 * 1 - 802.3 [all …]
|
| /kernel/linux/linux-6.6/drivers/media/rc/keymaps/ |
| D | rc-powercolor-real-angel.c | 1 // SPDX-License-Identifier: GPL-2.0+ 2 // powercolor-real-angel.h - Keytable for powercolor_real_angel Remote Controller 4 // keymap imported from ir-keymaps.c 8 #include <media/rc-map.h> 29 { 0x0a, KEY_DIGITS }, /* single, double, triple digit */ 30 { 0x29, KEY_PREVIOUS }, /* previous channel */ 35 { 0x20, KEY_CHANNELUP }, /* channel up */ 36 { 0x21, KEY_CHANNELDOWN }, /* channel down */
|
| /kernel/linux/linux-5.10/drivers/media/rc/keymaps/ |
| D | rc-powercolor-real-angel.c | 1 // SPDX-License-Identifier: GPL-2.0+ 2 // powercolor-real-angel.h - Keytable for powercolor_real_angel Remote Controller 4 // keymap imported from ir-keymaps.c 8 #include <media/rc-map.h> 29 { 0x0a, KEY_DIGITS }, /* single, double, triple digit */ 30 { 0x29, KEY_PREVIOUS }, /* previous channel */ 35 { 0x20, KEY_CHANNELUP }, /* channel up */ 36 { 0x21, KEY_CHANNELDOWN }, /* channel down */
|
| /kernel/linux/linux-5.10/arch/arm/mach-pxa/include/mach/ |
| D | regs-lcd.h | 1 /* SPDX-License-Identifier: GPL-2.0 */ 22 #define FBR0 (0x020) /* DMA Channel 0 Frame Branch Register */ 23 #define FBR1 (0x024) /* DMA Channel 1 Frame Branch Register */ 24 #define FBR2 (0x028) /* DMA Channel 2 Frame Branch Register */ 25 #define FBR3 (0x02C) /* DMA Channel 2 Frame Branch Register */ 26 #define FBR4 (0x030) /* DMA Channel 2 Frame Branch Register */ 27 #define FBR5 (0x110) /* DMA Channel 2 Frame Branch Register */ 28 #define FBR6 (0x114) /* DMA Channel 2 Frame Branch Register */ 51 #define FDADR0 (0x200) /* DMA Channel 0 Frame Descriptor Address Register */ 52 #define FDADR1 (0x210) /* DMA Channel 1 Frame Descriptor Address Register */ [all …]
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/iio/adc/ |
| D | adi,ad7923.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 3 --- 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 7 title: Analog Devices AD7923 and similars with 4 and 8 Channel ADCs. 10 - Michael Hennerich <michael.hennerich@analog.com> 13 Analog Devices AD7904, AD7914, AD7923, AD7924 4 Channel ADCs, and AD7908, 17 https://www.analog.com/media/en/technical-documentation/data-sheets/AD7923.pdf 18 https://www.analog.com/media/en/technical-documentation/data-sheets/AD7904_7914_7924.pdf 19 https://www.analog.com/media/en/technical-documentation/data-sheets/AD7908_7918_7928.pdf 24 - enum: [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/amd/amdgpu/ |
| D | umc_v6_7.h | 34 #define UMC_V6_7_CE_CNT_INIT (UMC_V6_7_CE_CNT_MAX - UMC_V6_7_CE_INT_THRESHOLD) 38 /* number of umc channel instance with memory map register access */ 42 /* total channel instances in one umc block */ 46 /* R14 bit shift should be considered, double the number */ 54 /* UMC regiser per channel offset */ 61 (((pa) >> 20) & 0x1ULL & adev->df.hash_status.hash_64k) ^ \ 62 (((pa) >> 25) & 0x1ULL & adev->df.hash_status.hash_2m) ^ \ 63 (((pa) >> 34) & 0x1ULL & adev->df.hash_status.hash_1g))
|
| /kernel/linux/linux-5.10/drivers/staging/sm750fb/ |
| D | sm750.h | 1 /* SPDX-License-Identifier: GPL-2.0 */ 18 sm750_doubleTFT = 1, /* 36 bit double pixel tft */ 21 /* vga channel is not concerned */ 135 int channel;/* which channel this crtc stands for*/ member 138 /* below attributes belong to info->fix, their value depends on specific adaptor*/ 160 int *channel; member 162 * which channel these outputs linked with,for sm750: 163 * *channel=0 means primary channel 164 * *channel=1 means secondary channel 165 * output->channel ==> &crtc->channel
|
| /kernel/linux/linux-6.6/drivers/staging/sm750fb/ |
| D | sm750.h | 1 /* SPDX-License-Identifier: GPL-2.0 */ 18 sm750_doubleTFT = 1, /* 36 bit double pixel tft */ 21 /* vga channel is not concerned */ 139 int channel;/* which channel this crtc stands for*/ member 142 /* below attributes belong to info->fix, their value depends on specific adaptor*/ 164 int *channel; member 166 * which channel these outputs linked with,for sm750: 167 * *channel=0 means primary channel 168 * *channel=1 means secondary channel 169 * output->channel ==> &crtc->channel
|
| /kernel/linux/linux-6.6/drivers/ptp/ |
| D | ptp_idt82p33.h | 1 /* SPDX-License-Identifier: GPL-2.0+ */ 64 /* Workaround for TOD-to-output alignment issue */ 67 /* double dco mode */ 87 struct idt82p33_channel channel[MAX_PHC_PLL]; member 94 /* Remember the ptp channel to report extts */
|
| /kernel/linux/linux-5.10/drivers/dma/ |
| D | stm32-dma.c | 1 // SPDX-License-Identifier: GPL-2.0-only 5 * Inspired by dma-jz4740.c and tegra20-apb-dma.c 9 * Pierre-Yves Mordret <pierre-yves.mordret@st.com> 15 #include <linux/dma-mapping.h> 31 #include "virt-dma.h" 63 #define STM32_DMA_SCR_CT BIT(19) /* Target in double buffer */ 64 #define STM32_DMA_SCR_DBM BIT(18) /* Double Buffer Mode */ 158 * struct stm32_dma_cfg - STM32 DMA custom configuration 159 * @channel_id: channel ID 161 * @stream_config: 32bit mask specifying the DMA channel configuration [all …]
|
| /kernel/linux/linux-6.6/Documentation/arch/arm/stm32/ |
| D | stm32-dma-mdma-chaining.rst | 1 .. SPDX-License-Identifier: GPL-2.0 4 STM32 DMA-MDMA chaining 9 ------------ 11 This document describes the STM32 DMA-MDMA chaining feature. But before going 44 ---------- 46 STM32 DMA-MDMA chaining feature relies on the strengths of STM32 DMA and 49 STM32 DMA has a circular Double Buffer Mode (DBM). At each end of transaction 50 (when DMA data counter - DMA_SxNDTR - reaches 0), the memory pointers 56 With STM32 MDMA linked-list mode, a single request initiates the data array 57 (collection of nodes) to be transferred until the linked-list pointer for the [all …]
|
| /kernel/linux/linux-5.10/drivers/net/ethernet/freescale/ |
| D | fec_ptp.c | 1 // SPDX-License-Identifier: GPL-2.0 94 * @enable: enable the channel pps output 96 * This function enble the PPS ouput on the timer channel. 106 if (fep->pps_enable == enable) in fec_ptp_enable_pps() 109 fep->pps_channel = DEFAULT_PPS_CHANNEL; in fec_ptp_enable_pps() 110 fep->reload_period = PPS_OUPUT_RELOAD_PERIOD; in fec_ptp_enable_pps() 112 spin_lock_irqsave(&fep->tmreg_lock, flags); in fec_ptp_enable_pps() 117 writel(FEC_T_TF_MASK, fep->hwp + FEC_TCSR(fep->pps_channel)); in fec_ptp_enable_pps() 119 /* It is recommended to double check the TMODE field in the in fec_ptp_enable_pps() 121 * is written into TCCR register. Just add a double check. in fec_ptp_enable_pps() [all …]
|