Home
last modified time | relevance | path

Searched full:ltdc (Results 1 – 25 of 56) sorted by relevance

123

/kernel/linux/linux-5.10/Documentation/devicetree/bindings/display/
Dst,stm32-ltdc.yaml4 $id: http://devicetree.org/schemas/display/st,stm32-ltdc.yaml#
15 const: st,stm32-ltdc
41 ltdc has one video port with up to 2 endpoints:
64 ltdc: display-controller@40016800 {
65 compatible = "st,stm32-ltdc";
Dst,stm32-dsi.yaml64 DSI input port node, connected to the ltdc rgb output port.
/kernel/linux/linux-6.6/Documentation/devicetree/bindings/display/
Dst,stm32-ltdc.yaml4 $id: http://devicetree.org/schemas/display/st,stm32-ltdc.yaml#
15 const: st,stm32-ltdc
40 ltdc has one video port with up to 2 endpoints:
61 ltdc: display-controller@40016800 {
62 compatible = "st,stm32-ltdc";
Dst,stm32-dsi.yaml58 DSI input port node, connected to the ltdc rgb output port.
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/clock/
Dst,stm32mp1-rcc.yaml38 For example on STM32MP1, for LTDC reset:
39 ltdc = APB4_RSTSETR_offset / 4 * 32 + LTDC_bit_offset
/kernel/linux/linux-5.10/drivers/gpu/drm/stm/
Ddrv.c27 #include "ltdc.h"
224 { .compatible = "st,stm32-ltdc"},
245 MODULE_DESCRIPTION("STMicroelectronics ST DRM LTDC driver");
Dltdc.c38 #include "ltdc.h"
114 #define GCR_LTDCEN BIT(0) /* LTDC ENable */
457 /* immediately commit disable of layers before switching off LTDC */ in ltdc_crtc_atomic_disable()
584 /* Convert video timings to ltdc timings */ in ltdc_crtc_mode_set_nofb()
884 DRM_WARN("ltdc fifo underrun: please verify display mode\n"); in ltdc_plane_atomic_update()
888 DRM_WARN("ltdc transfer error\n"); in ltdc_plane_atomic_update()
1072 /* Disable LTDC */ in ltdc_encoder_disable()
1086 /* Enable LTDC */ in ltdc_encoder_enable()
1295 DRM_ERROR("Unable to get ltdc registers\n"); in ltdc_load()
1311 DRM_DEBUG_DRIVER("ltdc hw version 0x%08x\n", ldev->caps.hw_version); in ltdc_load()
[all …]
DMakefile4 ltdc.o
/kernel/linux/linux-6.6/drivers/gpu/drm/stm/
Ddrv.c30 #include "ltdc.h"
238 { .compatible = "st,stm32-ltdc"},
260 MODULE_DESCRIPTION("STMicroelectronics ST DRM LTDC driver");
DMakefile4 ltdc.o
Dltdc.c43 #include "ltdc.h"
126 #define GCR_LTDCEN BIT(0) /* LTDC ENable */
816 /* immediately commit disable of layers before switching off LTDC */ in ltdc_crtc_atomic_disable()
956 /* Convert video timings to ltdc timings */ in ltdc_crtc_mode_set_nofb()
1487 DRM_WARN("ltdc transfer error: %d\n", ldev->transfer_err); in ltdc_plane_atomic_update()
1493 DRM_WARN("ltdc fifo underrun: please verify display mode\n"); in ltdc_plane_atomic_update()
1498 DRM_WARN("ltdc fifo underrun: please verify display mode\n"); in ltdc_plane_atomic_update()
1713 /* Disable LTDC */ in ltdc_encoder_disable()
1731 /* Enable LTDC */ in ltdc_encoder_enable()
1976 DRM_ERROR("Unable to get ltdc registers\n"); in ltdc_load()
[all …]
/kernel/linux/linux-6.6/Documentation/devicetree/bindings/clock/
Dst,stm32mp1-rcc.yaml38 For example on STM32MP1, for LTDC reset:
39 ltdc = APB4_RSTSETR_offset / 4 * 32 + LTDC_bit_offset
/kernel/linux/linux-6.6/arch/arm/boot/dts/st/
Dstm32mp157a-microgea-stm32mp1-microdev2.0-of7.dts78 &ltdc {
91 ltdc_pins: ltdc-0 {
Dstm32f429-disco.dts156 &ltdc {
194 /* Connect panel-ilitek-9341 to ltdc */
Dstm32mp157c-dk2.dts73 &ltdc {
Dstm32mp157a-icore-stm32mp1-edimm2.2.dts94 &ltdc {
Dstm32mp157a-icore-stm32mp1-ctouch2-of10.dts94 &ltdc {
Dstm32f746.dtsi557 ltdc: display-controller@40016800 { label
558 compatible = "st,stm32-ltdc";
561 resets = <&rcc STM32F7_APB2_RESET(LTDC)>;
Dstm32f429.dtsi670 ltdc: display-controller@40016800 { label
671 compatible = "st,stm32-ltdc";
674 resets = <&rcc STM32F4_APB2_RESET(LTDC)>;
Dstm32h743.dtsi353 ltdc: display-controller@50001000 { label
354 compatible = "st,stm32-ltdc";
357 resets = <&rcc STM32H7_APB3_RESET(LTDC)>;
/kernel/linux/linux-5.10/arch/arm/boot/dts/
Dstm32f429-disco.dts156 &ltdc {
194 /* Connect panel-ilitek-9341 to ltdc */
Dstm32mp157c-dk2.dts80 &ltdc {
Dstm32h743.dtsi337 ltdc: display-controller@50001000 { label
338 compatible = "st,stm32-ltdc";
341 resets = <&rcc STM32H7_APB3_RESET(LTDC)>;
Dstm32f429.dtsi687 ltdc: display-controller@40016800 { label
688 compatible = "st,stm32-ltdc";
691 resets = <&rcc STM32F4_APB2_RESET(LTDC)>;
/kernel/linux/linux-5.10/include/dt-bindings/clock/
Dstm32mp1-clks.h69 #define LTDC 56 macro

123