| /kernel/linux/linux-6.6/arch/x86/um/ |
| D | tls_32.c | 99 * Actually, now if it wasn't flushed it gets cleared and in load_TLS() 100 * flushed to the host, which will clear it. in load_TLS() 103 if (!curr->flushed) { in load_TLS() 112 if (!(flags & O_FORCE) && curr->flushed) in load_TLS() 119 curr->flushed = 1; in load_TLS() 127 * present desc's, only if they haven't been flushed. 142 if (curr->flushed) in needs_TLS_update() 151 * On a newly forked process, the TLS descriptors haven't yet been flushed. So 164 * will remain as flushed as it was. in clear_flushed_tls() 169 curr->flushed = 0; in clear_flushed_tls() [all …]
|
| /kernel/linux/linux-5.10/arch/x86/um/ |
| D | tls_32.c | 99 * Actually, now if it wasn't flushed it gets cleared and in load_TLS() 100 * flushed to the host, which will clear it. in load_TLS() 103 if (!curr->flushed) { in load_TLS() 112 if (!(flags & O_FORCE) && curr->flushed) in load_TLS() 119 curr->flushed = 1; in load_TLS() 127 * present desc's, only if they haven't been flushed. 142 if (curr->flushed) in needs_TLS_update() 151 * On a newly forked process, the TLS descriptors haven't yet been flushed. So 164 * will remain as flushed as it was. in clear_flushed_tls() 169 curr->flushed = 0; in clear_flushed_tls() [all …]
|
| /kernel/linux/linux-5.10/arch/powerpc/include/asm/ |
| D | security_features.h | 50 // The L1-D cache can be flushed with ori r30,r30,0 53 // The L1-D cache can be flushed with mtspr 882,r0 (aka SPRN_TRIG2) 76 // The L1-D cache should be flushed on MSR[HV] 1->0 transition (hypervisor to guest) 79 // The L1-D cache should be flushed on MSR[PR] 0->1 transition (kernel to userspace) 94 // The L1-D cache should be flushed when entering the kernel 97 // The L1-D cache should be flushed after user accesses from the kernel
|
| /kernel/linux/linux-6.6/arch/powerpc/include/asm/ |
| D | security_features.h | 50 // The L1-D cache can be flushed with ori r30,r30,0 53 // The L1-D cache can be flushed with mtspr 882,r0 (aka SPRN_TRIG2) 76 // The L1-D cache should be flushed on MSR[HV] 1->0 transition (hypervisor to guest) 79 // The L1-D cache should be flushed on MSR[PR] 0->1 transition (kernel to userspace) 94 // The L1-D cache should be flushed when entering the kernel 97 // The L1-D cache should be flushed after user accesses from the kernel
|
| /kernel/linux/linux-5.10/mm/ |
| D | percpu-vm.c | 116 * @chunk: chunk the regions to be flushed belongs to 117 * @page_start: page index of the first page to be flushed 118 * @page_end: page index of the last page to be flushed + 1 173 * @chunk: pcpu_chunk the regions to be flushed belong to 174 * @page_start: page index of the first page to be flushed 175 * @page_end: page index of the last page to be flushed + 1 244 * @chunk: pcpu_chunk the regions to be flushed belong to 245 * @page_start: page index of the first page to be flushed 246 * @page_end: page index of the last page to be flushed + 1
|
| /kernel/linux/linux-6.6/mm/ |
| D | percpu-vm.c | 117 * @chunk: chunk the regions to be flushed belongs to 118 * @page_start: page index of the first page to be flushed 119 * @page_end: page index of the last page to be flushed + 1 174 * @chunk: pcpu_chunk the regions to be flushed belong to 175 * @page_start: page index of the first page to be flushed 176 * @page_end: page index of the last page to be flushed + 1 245 * @chunk: pcpu_chunk the regions to be flushed belong to 246 * @page_start: page index of the first page to be flushed 247 * @page_end: page index of the last page to be flushed + 1
|
| /kernel/linux/linux-5.10/kernel/printk/ |
| D | printk_safe.c | 22 * is later flushed into the main ring buffer via IRQ work. 54 /* Get flushed in a more safe context. */ 66 * The messages are flushed from irq work (or from panic()), possibly, 102 * Do it once again if the buffer has been flushed in the meantime. in printk_safe_log_store() 218 goto out; /* Someone else has already flushed the buffer. */ in __printk_safe_flush() 241 * The buffers are flushed automatically via IRQ work. This function 243 * been flushed at some point. 296 * one writer running. But the buffer might get flushed from another
|
| /kernel/linux/linux-6.6/tools/perf/pmu-events/arch/arm64/arm/cortex-a65-e1/ |
| D | ifu.json | 57 "PublicDescription": "Thread flushed due to TLB miss", 60 "BriefDescription": "Thread flushed due to TLB miss" 63 "PublicDescription": "Thread flushed due to reasons other than TLB miss", 66 "BriefDescription": "Thread flushed due to reasons other than TLB miss"
|
| /kernel/linux/linux-6.6/arch/x86/lib/ |
| D | usercopy_64.c | 48 unsigned long flushed, dest = (unsigned long) dst; in __copy_user_flushcache() local 72 flushed = dest - (unsigned long) dst; in __copy_user_flushcache() 73 if (size > flushed && !IS_ALIGNED(size - flushed, 8)) in __copy_user_flushcache()
|
| /kernel/linux/linux-6.6/tools/testing/selftests/net/forwarding/ |
| D | bridge_locked_port.sh | 270 # Check that locked FDB entries are flushed from a port when MAB is disabled. 299 # FDB entry was flushed. 303 check_err $? "Regular FDB entry on first port was flushed after disabling MAB" 306 check_err $? "Regular FDB entry on second port was flushed after disabling MAB" 309 check_fail $? "Locked FDB entry on first port was not flushed after disabling MAB" 312 check_err $? "Locked FDB entry on second port was flushed after disabling MAB"
|
| /kernel/linux/linux-6.6/tools/testing/selftests/drivers/net/dsa/ |
| D | bridge_locked_port.sh | 270 # Check that locked FDB entries are flushed from a port when MAB is disabled. 299 # FDB entry was flushed. 303 check_err $? "Regular FDB entry on first port was flushed after disabling MAB" 306 check_err $? "Regular FDB entry on second port was flushed after disabling MAB" 309 check_fail $? "Locked FDB entry on first port was not flushed after disabling MAB" 312 check_err $? "Locked FDB entry on second port was flushed after disabling MAB"
|
| /kernel/linux/linux-5.10/arch/x86/lib/ |
| D | usercopy_64.c | 89 unsigned long flushed, dest = (unsigned long) dst; in __copy_user_flushcache() local 109 flushed = dest - (unsigned long) dst; in __copy_user_flushcache() 110 if (size > flushed && !IS_ALIGNED(size - flushed, 8)) in __copy_user_flushcache()
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/ |
| D | drm_cache.c | 68 mb(); /*Also used after CLFLUSH so that all cache is flushed*/ in drm_cache_flush_clflush() 74 * @pages: List of pages to be flushed. 132 mb(); /*Make sure that all cache line entry is flushed*/ in drm_clflush_sg() 167 mb(); /*Ensure that evry data cache line entry is flushed*/ in drm_clflush_virt_range()
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/i915/gt/ |
| D | gen2_engine_cs.c | 50 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is in gen4_emit_flush_rcs() 51 * also flushed at 2d versus 3d pipeline switches. in gen4_emit_flush_rcs() 55 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if in gen4_emit_flush_rcs() 56 * MI_READ_FLUSH is set, and is always flushed on 965. in gen4_emit_flush_rcs() 71 * are flushed at any MI_FLUSH. in gen4_emit_flush_rcs()
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/i915/gt/ |
| D | gen2_engine_cs.c | 52 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is in gen4_emit_flush_rcs() 53 * also flushed at 2d versus 3d pipeline switches. in gen4_emit_flush_rcs() 57 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if in gen4_emit_flush_rcs() 58 * MI_READ_FLUSH is set, and is always flushed on 965. in gen4_emit_flush_rcs() 73 * are flushed at any MI_FLUSH. in gen4_emit_flush_rcs()
|
| /kernel/linux/linux-6.6/arch/x86/um/asm/ |
| D | processor_32.h | 17 unsigned flushed:1; member 30 { .present = 0, .flushed = 0 } }, \
|
| /kernel/linux/linux-5.10/arch/x86/um/asm/ |
| D | processor_32.h | 17 unsigned flushed:1; member 30 { .present = 0, .flushed = 0 } }, \
|
| /kernel/linux/linux-5.10/include/uapi/drm/ |
| D | v3d_drm.h | 60 * The L1T, slice, L2C, L2T, and GCA caches will be flushed before 61 * each CL executes. The VCD cache should be flushed (if necessary) 63 * flushed by the time the render done IRQ happens, which is the 65 * possible using TMU writes) must be flushed by the caller using the
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/savage/ |
| D | savage_bci.c | 319 dev_priv->dma_pages[i].flushed = 0; in savage_dma_init() 338 dev_priv->dma_pages[i].flushed = 0; in savage_dma_reset() 400 dev_priv->dma_pages[i].flushed = 0; in savage_dma_alloc() 438 dev_priv->dma_pages[cur].used == dev_priv->dma_pages[cur].flushed) in savage_dma_flush() 446 DRM_DEBUG("first=%u, cur=%u, first->flushed=%u, cur->used=%u, " in savage_dma_flush() 448 first, cur, dev_priv->dma_pages[first].flushed, in savage_dma_flush() 467 dev_priv->dma_pages[first].flushed) * 4; in savage_dma_flush() 469 dev_priv->dma_pages[cur].used - dev_priv->dma_pages[first].flushed; in savage_dma_flush() 488 dev_priv->dma_pages[i].flushed = 0; in savage_dma_flush() 494 dev_priv->dma_pages[cur].flushed = 0; in savage_dma_flush() [all …]
|
| /kernel/linux/linux-6.6/include/linux/ |
| D | mm_types_task.h | 57 * will be flushed on all CPUs by the time that arch_tlbbatch_flush() 67 * flushed before IO is initiated or a stale TLB entry potentially
|
| /kernel/linux/linux-5.10/arch/csky/abiv2/ |
| D | cacheflush.c | 68 /* Flush this hart's I$ now, and mark it as flushed. */ in flush_icache_mm_range() 75 * flushed. in flush_icache_mm_range()
|
| /kernel/linux/linux-6.6/drivers/infiniband/hw/cxgb4/ |
| D | cq.c | 205 int flushed = 0; in c4iw_flush_rq() local 212 flushed++; in c4iw_flush_rq() 214 return flushed; in c4iw_flush_rq() 240 int flushed = 0; in c4iw_flush_sq() local 252 swsqe->flushed = 1; in c4iw_flush_sq() 257 flushed++; in c4iw_flush_sq() 261 wq->sq.flush_cidx += flushed; in c4iw_flush_sq() 264 return flushed; in c4iw_flush_sq() 291 swsqe->flushed = 1; in flush_completed_wrs() 362 if (qhp->wq.flushed == 1) in c4iw_flush_hw_cq() [all …]
|
| /kernel/linux/linux-5.10/drivers/infiniband/hw/cxgb4/ |
| D | cq.c | 205 int flushed = 0; in c4iw_flush_rq() local 212 flushed++; in c4iw_flush_rq() 214 return flushed; in c4iw_flush_rq() 240 int flushed = 0; in c4iw_flush_sq() local 252 swsqe->flushed = 1; in c4iw_flush_sq() 257 flushed++; in c4iw_flush_sq() 261 wq->sq.flush_cidx += flushed; in c4iw_flush_sq() 264 return flushed; in c4iw_flush_sq() 291 swsqe->flushed = 1; in flush_completed_wrs() 362 if (qhp->wq.flushed == 1) in c4iw_flush_hw_cq() [all …]
|
| /kernel/linux/linux-6.6/drivers/net/ppp/ |
| D | ppp_mppe.c | 297 * set the FLUSHED bit. This is contrary to RFC 3078, sec. 3.1. in mppe_init() 439 int flushed = MPPE_BITS(ibuf) & MPPE_BIT_FLUSHED; in mppe_decompress() local 476 if (!state->stateful && !flushed) { in mppe_decompress() 477 printk(KERN_DEBUG "mppe_decompress[%d]: FLUSHED bit not set in " in mppe_decompress() 482 if (state->stateful && ((ccount & 0xff) == 0xff) && !flushed) { in mppe_decompress() 483 printk(KERN_DEBUG "mppe_decompress[%d]: FLUSHED bit not set on " in mppe_decompress() 522 if (!flushed) { in mppe_decompress() 547 if (flushed) in mppe_decompress()
|
| /kernel/linux/linux-5.10/drivers/net/ppp/ |
| D | ppp_mppe.c | 297 * set the FLUSHED bit. This is contrary to RFC 3078, sec. 3.1. in mppe_init() 439 int flushed = MPPE_BITS(ibuf) & MPPE_BIT_FLUSHED; in mppe_decompress() local 476 if (!state->stateful && !flushed) { in mppe_decompress() 477 printk(KERN_DEBUG "mppe_decompress[%d]: FLUSHED bit not set in " in mppe_decompress() 482 if (state->stateful && ((ccount & 0xff) == 0xff) && !flushed) { in mppe_decompress() 483 printk(KERN_DEBUG "mppe_decompress[%d]: FLUSHED bit not set on " in mppe_decompress() 522 if (!flushed) { in mppe_decompress() 547 if (flushed) in mppe_decompress()
|