| /kernel/linux/linux-6.6/Documentation/ABI/testing/ |
| D | sysfs-platform-intel-pmc | 6 The file exposes "Extended Test Mode Register 3" global 7 reset bits. The bits are used during an Intel platform 8 manufacturing process to indicate that consequent reset 9 of the platform is a "global reset". This type of reset 13 Display global reset setting bits for PMC. 15 * bit 31 - global reset is locked 16 * bit 20 - global reset is set 19 a platform "global reset" upon consequent platform reset, 21 The "global reset bit" should be locked on a production 22 system and the file is in read-only mode.
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/reset/ |
| D | qcom,pdc-global.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 3 --- 4 $id: http://devicetree.org/schemas/reset/qcom,pdc-global.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 7 title: Qualcomm PDC Global 10 - Sibi Sankar <quic_sibis@quicinc.com> 13 The bindings describes the reset-controller found on PDC-Global (Power Domain 19 - description: on SC7180 SoCs the following compatibles must be specified 21 - const: "qcom,sc7180-pdc-global" 22 - const: "qcom,sdm845-pdc-global" [all …]
|
| D | intel,rcu-gw.yaml | 1 # SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) 3 --- 4 $id: http://devicetree.org/schemas/reset/intel,rcu-gw.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 7 title: System Reset Controller on Intel Gateway SoCs 10 - Dilip Kota <eswara.kota@linux.intel.com> 15 - intel,rcu-lgm 16 - intel,rcu-xrx200 19 description: Reset controller registers. 22 intel,global-reset: [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/reset/ |
| D | qcom,pdc-global.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 3 --- 4 $id: http://devicetree.org/schemas/reset/qcom,pdc-global.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 7 title: Qualcomm PDC Global 10 - Sibi Sankar <sibis@codeaurora.org> 13 The bindings describes the reset-controller found on PDC-Global (Power Domain 19 - description: on SC7180 SoCs the following compatibles must be specified 21 - const: "qcom,sc7180-pdc-global" 22 - const: "qcom,sdm845-pdc-global" [all …]
|
| D | intel,rcu-gw.yaml | 1 # SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) 3 --- 4 $id: http://devicetree.org/schemas/reset/intel,rcu-gw.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 7 title: System Reset Controller on Intel Gateway SoCs 10 - Dilip Kota <eswara.kota@linux.intel.com> 15 - intel,rcu-lgm 16 - intel,rcu-xrx200 19 description: Reset controller registers. 22 intel,global-reset: [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/soc/fsl/ |
| D | guts.txt | 1 * Global Utilities Block 3 The global utilities block controls power management, I/O device 4 enabling, power-on-reset configuration monitoring, general-purpose 10 - compatible : Should define the compatible device type for 11 global-utilities. 13 "fsl,qoriq-device-config-1.0" 14 "fsl,qoriq-device-config-2.0" 15 "fsl,<chip>-device-config" 16 "fsl,<chip>-guts" 17 - reg : Offset and length of the register set for the device. [all …]
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/soc/fsl/ |
| D | guts.txt | 1 * Global Utilities Block 3 The global utilities block controls power management, I/O device 4 enabling, power-on-reset configuration monitoring, general-purpose 10 - compatible : Should define the compatible device type for 11 global-utilities. 13 "fsl,qoriq-device-config-1.0" 14 "fsl,qoriq-device-config-2.0" 15 "fsl,<chip>-device-config" 16 "fsl,<chip>-guts" 17 - reg : Offset and length of the register set for the device. [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/i915/gt/ |
| D | selftest_hangcheck.c | 62 h->gt = gt; in hang_init() 64 h->ctx = kernel_context(gt->i915); in hang_init() 65 if (IS_ERR(h->ctx)) in hang_init() 66 return PTR_ERR(h->ctx); in hang_init() 68 GEM_BUG_ON(i915_gem_context_is_bannable(h->ctx)); in hang_init() 70 h->hws = i915_gem_object_create_internal(gt->i915, PAGE_SIZE); in hang_init() 71 if (IS_ERR(h->hws)) { in hang_init() 72 err = PTR_ERR(h->hws); in hang_init() 76 h->obj = i915_gem_object_create_internal(gt->i915, PAGE_SIZE); in hang_init() 77 if (IS_ERR(h->obj)) { in hang_init() [all …]
|
| D | intel_reset_types.h | 1 /* SPDX-License-Identifier: MIT */ 15 * flags: Control various stages of the GPU reset 17 * #I915_RESET_BACKOFF - When we start a global reset, we need to 19 * any global resources that may be clobber by the reset (such as 22 * #I915_RESET_ENGINE[num_engines] - Since the driver doesn't need to 23 * acquire the struct_mutex to reset an engine, we need an explicit 24 * flag to prevent two concurrent reset attempts in the same engine. 28 * #I915_WEDGED - If reset fails and we can no longer use the GPU, 31 * aborted (with -EIO reported to userspace) if set. 33 * #I915_WEDGED_ON_INIT - If we fail to initialize the GPU we can no [all …]
|
| /kernel/linux/linux-5.10/drivers/net/ethernet/aquantia/atlantic/hw_atl/ |
| D | hw_atl_llh.h | 1 /* SPDX-License-Identifier: GPL-2.0-only */ 4 * Copyright (C) 2014-2019 aQuantia Corporation 5 * Copyright (C) 2019-2020 Marvell International Ltd. 19 /* set temperature sense reset */ 37 /* global */ 39 /* set global microprocessor semaphore */ 43 /* get global microprocessor semaphore */ 46 /* set global register reset disable */ 49 /* set soft reset */ 52 /* get soft reset */ [all …]
|
| /kernel/linux/linux-6.6/drivers/net/ethernet/aquantia/atlantic/hw_atl/ |
| D | hw_atl_llh.h | 1 /* SPDX-License-Identifier: GPL-2.0-only */ 4 * Copyright (C) 2014-2019 aQuantia Corporation 5 * Copyright (C) 2019-2020 Marvell International Ltd. 19 /* set temperature sense reset */ 37 /* global */ 39 /* set global microprocessor semaphore */ 43 /* get global microprocessor semaphore */ 46 /* set global register reset disable */ 49 /* set soft reset */ 52 /* get soft reset */ [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/i915/gt/ |
| D | selftest_hangcheck.c | 1 // SPDX-License-Identifier: MIT 47 h->gt = gt; in hang_init() 49 h->ctx = kernel_context(gt->i915, NULL); in hang_init() 50 if (IS_ERR(h->ctx)) in hang_init() 51 return PTR_ERR(h->ctx); in hang_init() 53 GEM_BUG_ON(i915_gem_context_is_bannable(h->ctx)); in hang_init() 55 h->hws = i915_gem_object_create_internal(gt->i915, PAGE_SIZE); in hang_init() 56 if (IS_ERR(h->hws)) { in hang_init() 57 err = PTR_ERR(h->hws); in hang_init() 61 h->obj = i915_gem_object_create_internal(gt->i915, PAGE_SIZE); in hang_init() [all …]
|
| D | intel_reset_types.h | 1 /* SPDX-License-Identifier: MIT */ 15 * flags: Control various stages of the GPU reset 17 * #I915_RESET_BACKOFF - When we start a global reset, we need to 19 * any global resources that may be clobber by the reset (such as 22 * #I915_RESET_ENGINE[num_engines] - Since the driver doesn't need to 23 * acquire the struct_mutex to reset an engine, we need an explicit 24 * flag to prevent two concurrent reset attempts in the same engine. 28 * #I915_WEDGED - If reset fails and we can no longer use the GPU, 31 * aborted (with -EIO reported to userspace) if set. 33 * #I915_WEDGED_ON_INIT - If we fail to initialize the GPU we can no [all …]
|
| /kernel/linux/linux-5.10/Documentation/ABI/stable/ |
| D | sysfs-driver-firmware-zynqmp | 1 What: /sys/devices/platform/firmware\:zynqmp-firmware/ggs* 6 Read/Write PMU global general storage register value, 8 Global general storage register that can be used 11 The register is reset during system or power-on 17 # cat /sys/devices/platform/firmware\:zynqmp-firmware/ggs0 18 # echo <value> > /sys/devices/platform/firmware\:zynqmp-firmware/ggs0 22 # cat /sys/devices/platform/firmware\:zynqmp-firmware/ggs0 23 # echo 0x1234ABCD > /sys/devices/platform/firmware\:zynqmp-firmware/ggs0 27 What: /sys/devices/platform/firmware\:zynqmp-firmware/pggs* 32 Read/Write PMU persistent global general storage register [all …]
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/phy/ |
| D | phy-stih407-usb.txt | 7 - compatible : should be "st,stih407-usb2-phy" 8 - st,syscfg : phandle of sysconfig bank plus integer array containing phyparam and phyctrl registe… 9 - resets : list of phandle and reset specifier pairs. There should be two entries, one 11 - reset-names : list of reset signal names. Should be "global" and "port" 12 See: Documentation/devicetree/bindings/reset/st,stih407-powerdown.yaml 13 See: Documentation/devicetree/bindings/reset/reset.txt 18 compatible = "st,stih407-usb2-phy"; 19 #phy-cells = <0>; 23 reset-names = "global", "port";
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/phy/ |
| D | phy-stih407-usb.txt | 7 - compatible : should be "st,stih407-usb2-phy" 8 - st,syscfg : phandle of sysconfig bank plus integer array containing phyparam and phyctrl registe… 9 - resets : list of phandle and reset specifier pairs. There should be two entries, one 11 - reset-names : list of reset signal names. Should be "global" and "port" 12 See: Documentation/devicetree/bindings/reset/st,sti-powerdown.txt 13 See: Documentation/devicetree/bindings/reset/reset.txt 18 compatible = "st,stih407-usb2-phy"; 19 #phy-cells = <0>; 23 reset-names = "global", "port";
|
| /kernel/linux/linux-5.10/drivers/clk/qcom/ |
| D | Kconfig | 1 # SPDX-License-Identifier: GPL-2.0-only 85 tristate "APQ8084 Global Clock Controller" 88 Support for the global clock controller on apq8084 devices. 122 tristate "IPQ4019 Global Clock Controller" 124 Support for the global clock controller on ipq4019 devices. 129 tristate "IPQ6018 Global Clock Controller" 131 Support for global clock controller on ipq6018 devices. 137 tristate "IPQ806x Global Clock Controller" 139 Support for the global clock controller on ipq806x devices. 152 tristate "IPQ8074 Global Clock Controller" [all …]
|
| /kernel/linux/linux-6.6/arch/x86/include/uapi/asm/ |
| D | debugreg.h | 1 /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */ 7 debug registers. Registers 0-3 contain the addresses we wish to trap on */ 21 * This is also the DR6 architectural value following Power-up, Reset or INIT. 47 #define DR_STEP (0x4000) /* single-step */ 52 bits - each field corresponds to one of the four debug registers, 70 that the processor will reset the bit after a task switch and the other 71 is global meaning that we have to explicitly reset the bit. With linux, 76 #define DR_GLOBAL_ENABLE_SHIFT 1 /* Extra shift to the global enable bit */ 78 #define DR_GLOBAL_ENABLE (0x2) /* Global enable for reg 0 */ 82 #define DR_GLOBAL_ENABLE_MASK (0xAA) /* Set global bits for all 4 regs */ [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/clock/ |
| D | qcom,gcc-qcs404.yaml | 1 # SPDX-License-Identifier: GPL-2.0-only 3 --- 4 $id: http://devicetree.org/schemas/clock/qcom,gcc-qcs404.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 7 title: Qualcomm Global Clock & Reset Controller Bindingfor QCS404 10 - Stephen Boyd <sboyd@kernel.org> 11 - Taniya Das <tdas@codeaurora.org> 14 Qualcomm global clock control module which supports the clocks, resets and 18 - dt-bindings/clock/qcom,gcc-qcs404.h 22 const: qcom,gcc-qcs404 [all …]
|
| D | qcom,gcc-ipq8074.yaml | 1 # SPDX-License-Identifier: GPL-2.0-only 3 --- 4 $id: http://devicetree.org/schemas/clock/qcom,gcc-ipq8074.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 7 title: Qualcomm Global Clock & Reset Controller Bindingfor IPQ8074 10 - Stephen Boyd <sboyd@kernel.org> 11 - Taniya Das <tdas@codeaurora.org> 14 Qualcomm global clock control module which supports the clocks, resets and 18 - dt-bindings/clock/qcom,gcc-ipq8074.h 22 const: qcom,gcc-ipq8074 [all …]
|
| /kernel/linux/linux-6.6/drivers/phy/st/ |
| D | phy-stih407-usb.c | 1 // SPDX-License-Identifier: GPL-2.0-only 17 #include <linux/reset.h> 44 reset_control_deassert(phy_dev->rstc); in stih407_usb2_pico_ctrl() 46 return regmap_update_bits(phy_dev->regmap, phy_dev->ctrl, in stih407_usb2_pico_ctrl() 58 ret = regmap_update_bits(phy_dev->regmap, in stih407_usb2_init_port() 59 phy_dev->param, in stih407_usb2_init_port() 65 return reset_control_deassert(phy_dev->rstport); in stih407_usb2_init_port() 73 * Only port reset is asserted, phy global reset is kept untouched in stih407_usb2_exit_port() 74 * as other ports may still be active. When all ports are in reset in stih407_usb2_exit_port() 77 * reset (like here) or global reset should be equivalent. in stih407_usb2_exit_port() [all …]
|
| /kernel/linux/linux-5.10/drivers/phy/st/ |
| D | phy-stih407-usb.c | 1 // SPDX-License-Identifier: GPL-2.0-only 17 #include <linux/reset.h> 44 reset_control_deassert(phy_dev->rstc); in stih407_usb2_pico_ctrl() 46 return regmap_update_bits(phy_dev->regmap, phy_dev->ctrl, in stih407_usb2_pico_ctrl() 58 ret = regmap_update_bits(phy_dev->regmap, in stih407_usb2_init_port() 59 phy_dev->param, in stih407_usb2_init_port() 65 return reset_control_deassert(phy_dev->rstport); in stih407_usb2_init_port() 73 * Only port reset is asserted, phy global reset is kept untouched in stih407_usb2_exit_port() 74 * as other ports may still be active. When all ports are in reset in stih407_usb2_exit_port() 77 * reset (like here) or global reset should be equivalent. in stih407_usb2_exit_port() [all …]
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/clock/ |
| D | qcom,mmcc.yaml | 1 # SPDX-License-Identifier: GPL-2.0-only 3 --- 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 7 title: Qualcomm Multimedia Clock & Reset Controller 10 - Jeffrey Hugo <quic_jhugo@quicinc.com> 11 - Taniya Das <quic_tdas@quicinc.com> 20 - qcom,mmcc-apq8064 21 - qcom,mmcc-apq8084 22 - qcom,mmcc-msm8226 23 - qcom,mmcc-msm8660 [all …]
|
| D | qcom,gcc.yaml | 1 # SPDX-License-Identifier: GPL-2.0-only 3 --- 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 7 title: Qualcomm Global Clock & Reset Controller Common Properties 10 - Stephen Boyd <sboyd@kernel.org> 11 - Taniya Das <quic_tdas@quicinc.com> 14 Common bindings for Qualcomm global clock control module providing the 18 '#clock-cells': 21 '#reset-cells': 24 '#power-domain-cells': [all …]
|
| /kernel/linux/linux-5.10/arch/c6x/kernel/ |
| D | vectors.S | 1 ; SPDX-License-Identifier: GPL-2.0-only 9 ; At RESET the processor sets up the DRAM timing parameters and 18 .global \name 21 STW .D2T1 A0,*B15--[2] 44 .global RESET symbol 45 .hidden RESET 46 RESET: label
|