Home
last modified time | relevance | path

Searched full:pll3 (Results 1 – 25 of 144) sorted by relevance

123456

/kernel/linux/linux-6.6/Documentation/devicetree/bindings/clock/
Dallwinner,sun4i-a10-pll3-clk.yaml4 $id: http://devicetree.org/schemas/clock/allwinner,sun4i-a10-pll3-clk.yaml#
20 const: allwinner,sun4i-a10-pll3-clk
44 compatible = "allwinner,sun4i-a10-pll3-clk";
47 clock-output-names = "pll3";
Dallwinner,sun4i-a10-tcon-ch0-clk.yaml64 clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
73 clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/clock/
Dallwinner,sun4i-a10-pll3-clk.yaml4 $id: http://devicetree.org/schemas/clock/allwinner,sun4i-a10-pll3-clk.yaml#
20 const: allwinner,sun4i-a10-pll3-clk
44 compatible = "allwinner,sun4i-a10-pll3-clk";
47 clock-output-names = "pll3";
Dallwinner,sun4i-a10-tcon-ch0-clk.yaml64 clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
73 clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
/kernel/linux/linux-5.10/sound/soc/codecs/
Dak4642.c113 #define PLL3 (1 << 7) macro
117 #define PLL_MASK (PLL3 | PLL2 | PLL1 | PLL0)
357 pll = PLL3 | PLL2; in ak4642_dai_set_sysclk()
360 pll = PLL3 | PLL2 | PLL0; in ak4642_dai_set_sysclk()
363 pll = PLL3; in ak4642_dai_set_sysclk()
367 pll = PLL3 | PLL2 | PLL1; in ak4642_dai_set_sysclk()
371 pll = PLL3 | PLL2 | PLL1 | PLL0; in ak4642_dai_set_sysclk()
/kernel/linux/linux-6.6/sound/soc/codecs/
Dak4642.c113 #define PLL3 (1 << 7) macro
117 #define PLL_MASK (PLL3 | PLL2 | PLL1 | PLL0)
357 pll = PLL3 | PLL2; in ak4642_dai_set_sysclk()
360 pll = PLL3 | PLL2 | PLL0; in ak4642_dai_set_sysclk()
363 pll = PLL3; in ak4642_dai_set_sysclk()
367 pll = PLL3 | PLL2 | PLL1; in ak4642_dai_set_sysclk()
371 pll = PLL3 | PLL2 | PLL1 | PLL0; in ak4642_dai_set_sysclk()
/kernel/linux/linux-6.6/drivers/clk/renesas/
Dr8a77470-cpg-mssr.c46 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN2_PLL3, CLK_MAIN),
173 * MD EXTAL PLL0 PLL1 PLL3
188 /* EXTAL div PLL1 mult x2 PLL3 mult */
Dr8a77970-cpg-mssr.c73 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
178 * MD EXTAL PLL0 PLL1 PLL3
195 /* EXTAL div PLL1 mult/div PLL3 mult/div */
Dr8a7745-cpg-mssr.c46 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN2_PLL3, CLK_MAIN),
190 * MD EXTAL PLL0 PLL1 PLL3
205 /* EXTAL div PLL1 mult PLL3 mult PLL0 mult */
Dr8a77995-cpg-mssr.c60 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
211 * MD19 EXTAL (MHz) PLL0 PLL1 PLL3
219 /* EXTAL div PLL1 mult/div PLL3 mult/div */
Dr8a779f0-cpg-mssr.c63 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN4_PLL3, CLK_MAIN),
179 * MD EXTAL PLL1 PLL2 PLL3 PLL4 PLL5 PLL6 OSC
191 …/* EXTAL div PLL1 mult/div PLL2 mult/div PLL3 mult/div PLL4 mult/div PLL5 mult/div PLL6 mult/div O…
Dr8a77980-cpg-mssr.c60 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
211 * MD EXTAL PLL2 PLL1 PLL3 OSC
223 /* EXTAL div PLL1 mult/div PLL3 mult/div OSC prediv */
Dr8a7742-cpg-mssr.c46 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN2_PLL3, CLK_MAIN),
212 * MD EXTAL PLL0 PLL1 PLL3
231 /* EXTAL div PLL1 mult PLL3 mult */
Dr8a774c0-cpg-mssr.c62 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
261 * MD19 EXTAL (MHz) PLL0 PLL1 PLL3
269 /* EXTAL div PLL1 mult/div PLL3 mult/div */
Dr8a7743-cpg-mssr.c47 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN2_PLL3, CLK_MAIN),
206 * MD EXTAL PLL0 PLL1 PLL3
225 /* EXTAL div PLL1 mult PLL3 mult */
/kernel/linux/linux-5.10/drivers/clk/renesas/
Dr8a77980-cpg-mssr.c60 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
192 * MD EXTAL PLL2 PLL1 PLL3 OSC
204 /* EXTAL div PLL1 mult/div PLL3 mult/div OSC prediv */
Dr8a77995-cpg-mssr.c59 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
196 * MD19 EXTAL (MHz) PLL0 PLL1 PLL3
204 /* EXTAL div PLL1 mult/div PLL3 mult/div */
Dr8a77470-cpg-mssr.c46 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN2_PLL3, CLK_MAIN),
173 * MD EXTAL PLL0 PLL1 PLL3
188 /* EXTAL div PLL1 mult x2 PLL3 mult */
Dr8a7745-cpg-mssr.c46 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN2_PLL3, CLK_MAIN),
190 * MD EXTAL PLL0 PLL1 PLL3
205 /* EXTAL div PLL1 mult PLL3 mult PLL0 mult */
Dr8a77970-cpg-mssr.c73 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
177 * MD EXTAL PLL0 PLL1 PLL3
194 /* EXTAL div PLL1 mult/div PLL3 mult/div */
Dr8a774c0-cpg-mssr.c61 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
250 * MD19 EXTAL (MHz) PLL0 PLL1 PLL3
258 /* EXTAL div PLL1 mult/div PLL3 mult/div */
Dr8a7743-cpg-mssr.c47 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN2_PLL3, CLK_MAIN),
206 * MD EXTAL PLL0 PLL1 PLL3
225 /* EXTAL div PLL1 mult PLL3 mult */
Dr8a7742-cpg-mssr.c46 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN2_PLL3, CLK_MAIN),
212 * MD EXTAL PLL0 PLL1 PLL3
231 /* EXTAL div PLL1 mult PLL3 mult */
Dr8a77990-cpg-mssr.c61 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
257 * MD19 EXTAL (MHz) PLL0 PLL1 PLL3
265 /* EXTAL div PLL1 mult/div PLL3 mult/div */
/kernel/linux/linux-5.10/drivers/clk/sirf/
Dclk-common.c21 * - 3 standard configurable plls: pll1, pll2 & pll3
26 * X_XIN, X_XINW, PLL1, PLL2 and PLL3. The domain clock is used as the source
211 .name = "pll3",
293 "pll3",
302 /* parent of io domain can only be pll3 */ in dmn_clk_get_parent()
317 /* parent of io domain can only be pll3 */ in dmn_clk_set_parent()

123456