Home
last modified time | relevance | path

Searched full:tx_clk (Results 1 – 25 of 61) sorted by relevance

123

/kernel/linux/linux-5.10/drivers/net/ethernet/stmicro/stmmac/
Ddwmac-sunxi.c23 struct clk *tx_clk; member
48 clk_set_rate(gmac->tx_clk, SUN7I_GMAC_GMII_RGMII_RATE); in sun7i_gmac_init()
49 clk_prepare_enable(gmac->tx_clk); in sun7i_gmac_init()
52 clk_set_rate(gmac->tx_clk, SUN7I_GMAC_MII_RATE); in sun7i_gmac_init()
53 ret = clk_prepare(gmac->tx_clk); in sun7i_gmac_init()
66 clk_disable(gmac->tx_clk); in sun7i_gmac_exit()
69 clk_unprepare(gmac->tx_clk); in sun7i_gmac_exit()
84 clk_disable(gmac->tx_clk); in sun7i_fix_speed()
87 clk_unprepare(gmac->tx_clk); in sun7i_fix_speed()
90 clk_set_rate(gmac->tx_clk, SUN7I_GMAC_GMII_RGMII_RATE); in sun7i_fix_speed()
[all …]
Ddwmac-intel-plat.c20 struct clk *tx_clk; member
37 rate = clk_get_rate(dwmac->tx_clk); in kmb_eth_fix_mac_speed()
57 ret = clk_set_rate(dwmac->tx_clk, rate); in kmb_eth_fix_mac_speed()
104 dwmac->tx_clk = NULL; in intel_eth_plat_probe()
115 dwmac->tx_clk = devm_clk_get(&pdev->dev, "tx_clk"); in intel_eth_plat_probe()
116 if (IS_ERR(dwmac->tx_clk)) { in intel_eth_plat_probe()
117 ret = PTR_ERR(dwmac->tx_clk); in intel_eth_plat_probe()
121 clk_prepare_enable(dwmac->tx_clk); in intel_eth_plat_probe()
124 rate = clk_get_rate(dwmac->tx_clk); in intel_eth_plat_probe()
128 ret = clk_set_rate(dwmac->tx_clk, rate); in intel_eth_plat_probe()
[all …]
Ddwmac-sun8i.c60 * @tx_clk: reference to MAC TX clock
71 struct clk *tx_clk; member
560 ret = clk_prepare_enable(gmac->tx_clk); in sun8i_dwmac_init()
575 clk_disable_unprepare(gmac->tx_clk); in sun8i_dwmac_init()
1028 clk_disable_unprepare(gmac->tx_clk); in sun8i_dwmac_exit()
1152 gmac->tx_clk = devm_clk_get(dev, "stmmaceth"); in sun8i_dwmac_probe()
1153 if (IS_ERR(gmac->tx_clk)) { in sun8i_dwmac_probe()
1155 return PTR_ERR(gmac->tx_clk); in sun8i_dwmac_probe()
/kernel/linux/linux-6.6/drivers/net/ethernet/stmicro/stmmac/
Ddwmac-sunxi.c23 struct clk *tx_clk; member
48 clk_set_rate(gmac->tx_clk, SUN7I_GMAC_GMII_RGMII_RATE); in sun7i_gmac_init()
49 clk_prepare_enable(gmac->tx_clk); in sun7i_gmac_init()
52 clk_set_rate(gmac->tx_clk, SUN7I_GMAC_MII_RATE); in sun7i_gmac_init()
53 ret = clk_prepare(gmac->tx_clk); in sun7i_gmac_init()
66 clk_disable(gmac->tx_clk); in sun7i_gmac_exit()
69 clk_unprepare(gmac->tx_clk); in sun7i_gmac_exit()
84 clk_disable(gmac->tx_clk); in sun7i_fix_speed()
87 clk_unprepare(gmac->tx_clk); in sun7i_fix_speed()
90 clk_set_rate(gmac->tx_clk, SUN7I_GMAC_GMII_RGMII_RATE); in sun7i_fix_speed()
[all …]
Ddwmac-intel-plat.c20 struct clk *tx_clk; member
37 rate = clk_get_rate(dwmac->tx_clk); in kmb_eth_fix_mac_speed()
57 ret = clk_set_rate(dwmac->tx_clk, rate); in kmb_eth_fix_mac_speed()
99 dwmac->tx_clk = NULL; in intel_eth_plat_probe()
110 dwmac->tx_clk = devm_clk_get(&pdev->dev, "tx_clk"); in intel_eth_plat_probe()
111 if (IS_ERR(dwmac->tx_clk)) in intel_eth_plat_probe()
112 return PTR_ERR(dwmac->tx_clk); in intel_eth_plat_probe()
114 ret = clk_prepare_enable(dwmac->tx_clk); in intel_eth_plat_probe()
117 "Failed to enable tx_clk\n"); in intel_eth_plat_probe()
122 rate = clk_get_rate(dwmac->tx_clk); in intel_eth_plat_probe()
[all …]
/kernel/linux/linux-6.6/drivers/phy/starfive/
Dphy-jh7110-dphy-rx.c71 struct clk *tx_clk; member
129 clk_set_rate(dphy->tx_clk, 19800000); in stf_dphy_power_on()
180 dphy->tx_clk = devm_clk_get(&pdev->dev, "tx"); in stf_dphy_probe()
181 if (IS_ERR(dphy->tx_clk)) in stf_dphy_probe()
182 return PTR_ERR(dphy->tx_clk); in stf_dphy_probe()
/kernel/linux/linux-5.10/arch/arm64/boot/dts/xilinx/
Dzynqmp-clk-ccf.dtsi123 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
130 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
137 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
144 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Dzynqmp.dtsi447 clock-names = "pclk", "hclk", "tx_clk";
459 clock-names = "pclk", "hclk", "tx_clk";
471 clock-names = "pclk", "hclk", "tx_clk";
483 clock-names = "pclk", "hclk", "tx_clk";
/kernel/linux/linux-6.6/Documentation/devicetree/bindings/net/
Dcdns,macb.yaml82 - const: tx_clk
182 clock-names = "pclk", "hclk", "tx_clk";
210 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Dintel,dwmac-plat.yaml42 - const: tx_clk
110 clock-names = "stmmaceth", "ptp_ref", "tx_clk";
Dqcom-emac.txt44 "mdio_clk", "tx_clk", "rx_clk", "sys_clk";
93 "mdio_clk", "tx_clk", "rx_clk", "sys_clk";
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/net/
Dmacb.txt27 Optional elements: 'tx_clk'
49 clock-names = "pclk", "hclk", "tx_clk";
Dqcom-emac.txt44 "mdio_clk", "tx_clk", "rx_clk", "sys_clk";
93 "mdio_clk", "tx_clk", "rx_clk", "sys_clk";
Dintel,dwmac-plat.yaml42 - const: tx_clk
110 clock-names = "stmmaceth", "ptp_ref", "tx_clk";
/kernel/linux/linux-5.10/drivers/net/phy/
Dmicrel.c534 /* set tx to -0.42ns and tx_clk to +0.96ns to get 1.38ns delay */
538 /* set tx and tx_clk to "No delay adjustment" to keep 0ns
620 u16 rx, tx, rx_clk, tx_clk; in ksz9031_config_rgmii_delay() local
626 tx_clk = TX_CLK_ND; in ksz9031_config_rgmii_delay()
632 tx_clk = TX_CLK_ID; in ksz9031_config_rgmii_delay()
638 tx_clk = TX_CLK_ND; in ksz9031_config_rgmii_delay()
644 tx_clk = TX_CLK_ID; in ksz9031_config_rgmii_delay()
675 FIELD_PREP(MII_KSZ9031RN_GTX_CLK, tx_clk) | in ksz9031_config_rgmii_delay()
/kernel/linux/linux-5.10/drivers/dma/xilinx/
Dxilinx_dma.c472 struct clk **tx_clk, struct clk **txs_clk,
489 * @tx_clk: DMA mm2s clock
507 struct clk *tx_clk; member
2562 struct clk **tx_clk, struct clk **rx_clk, in axidma_clk_init() argument
2573 *tx_clk = devm_clk_get(&pdev->dev, "m_axi_mm2s_aclk"); in axidma_clk_init()
2574 if (IS_ERR(*tx_clk)) in axidma_clk_init()
2575 *tx_clk = NULL; in axidma_clk_init()
2591 err = clk_prepare_enable(*tx_clk); in axidma_clk_init()
2593 dev_err(&pdev->dev, "failed to enable tx_clk (%d)\n", err); in axidma_clk_init()
2614 clk_disable_unprepare(*tx_clk); in axidma_clk_init()
[all …]
/kernel/linux/linux-6.6/drivers/dma/xilinx/
Dxilinx_dma.c477 struct clk **tx_clk, struct clk **txs_clk,
494 * @tx_clk: DMA mm2s clock
513 struct clk *tx_clk; member
2616 struct clk **tx_clk, struct clk **rx_clk, in axidma_clk_init() argument
2627 *tx_clk = devm_clk_get(&pdev->dev, "m_axi_mm2s_aclk"); in axidma_clk_init()
2628 if (IS_ERR(*tx_clk)) in axidma_clk_init()
2629 *tx_clk = NULL; in axidma_clk_init()
2645 err = clk_prepare_enable(*tx_clk); in axidma_clk_init()
2647 dev_err(&pdev->dev, "failed to enable tx_clk (%d)\n", err); in axidma_clk_init()
2668 clk_disable_unprepare(*tx_clk); in axidma_clk_init()
[all …]
/kernel/linux/linux-6.6/drivers/net/ethernet/cadence/
Dmacb_main.c526 if (!bp->tx_clk || (bp->caps & MACB_CAPS_CLK_HW_CHG)) in macb_set_tx_clk()
547 rate_rounded = clk_round_rate(bp->tx_clk, rate); in macb_set_tx_clk()
561 if (clk_set_rate(bp->tx_clk, rate_rounded)) in macb_set_tx_clk()
562 netdev_err(bp->dev, "adjusting tx_clk failed.\n"); in macb_set_tx_clk()
3960 static void macb_clks_disable(struct clk *pclk, struct clk *hclk, struct clk *tx_clk, in macb_clks_disable() argument
3968 { .clk = tx_clk }, in macb_clks_disable()
3975 struct clk **hclk, struct clk **tx_clk, in macb_clk_init() argument
4000 *tx_clk = devm_clk_get_optional(&pdev->dev, "tx_clk"); in macb_clk_init()
4001 if (IS_ERR(*tx_clk)) in macb_clk_init()
4002 return PTR_ERR(*tx_clk); in macb_clk_init()
[all …]
/kernel/linux/linux-5.10/drivers/net/ethernet/cadence/
Dmacb_main.c499 netdev_err(dev, "adjusting tx_clk failed.\n"); in macb_set_tx_clk()
652 macb_set_tx_clk(bp->tx_clk, speed, ndev); in macb_mac_link_up()
3607 struct clk **hclk, struct clk **tx_clk, in macb_clk_init() argument
3640 *tx_clk = devm_clk_get_optional(&pdev->dev, "tx_clk"); in macb_clk_init()
3641 if (IS_ERR(*tx_clk)) in macb_clk_init()
3642 return PTR_ERR(*tx_clk); in macb_clk_init()
3664 err = clk_prepare_enable(*tx_clk); in macb_clk_init()
3666 dev_err(&pdev->dev, "failed to enable tx_clk (%d)\n", err); in macb_clk_init()
3688 clk_disable_unprepare(*tx_clk); in macb_clk_init()
4216 struct clk **hclk, struct clk **tx_clk, in at91ether_clk_init() argument
[all …]
/kernel/linux/linux-5.10/drivers/net/dsa/sja1105/
Dsja1105_clocking.c280 /* Per MII spec, the PHY (which is us) drives the TX_CLK pin */ in sja1105_mii_clocking_setup()
382 pad_mii_tx.clk_os = 3; /* TX_CLK output stage */ in sja1105_rgmii_cfg_pad_tx_config()
383 pad_mii_tx.clk_ih = 0; /* TX_CLK input hysteresis (default) */ in sja1105_rgmii_cfg_pad_tx_config()
384 pad_mii_tx.clk_ipud = 2; /* TX_CLK input stage (default) */ in sja1105_rgmii_cfg_pad_tx_config()
/kernel/linux/linux-6.6/drivers/net/dsa/sja1105/
Dsja1105_clocking.c303 /* Per MII spec, the PHY (which is us) drives the TX_CLK pin */ in sja1105_mii_clocking_setup()
411 pad_mii_tx.clk_os = 3; /* TX_CLK output stage */ in sja1105_rgmii_cfg_pad_tx_config()
412 pad_mii_tx.clk_ih = 0; /* TX_CLK input hysteresis (default) */ in sja1105_rgmii_cfg_pad_tx_config()
413 pad_mii_tx.clk_ipud = 2; /* TX_CLK input stage (default) */ in sja1105_rgmii_cfg_pad_tx_config()
/kernel/linux/linux-6.6/arch/powerpc/boot/dts/
Dmpc832x_rdb.dts180 3 23 2 0 1 0 /* TX_CLK (CLK3) */
200 3 24 2 0 1 0 /* TX_CLK (CLK10) */
/kernel/linux/linux-5.10/arch/powerpc/boot/dts/
Dmpc832x_rdb.dts180 3 23 2 0 1 0 /* TX_CLK (CLK3) */
200 3 24 2 0 1 0 /* TX_CLK (CLK10) */
/kernel/linux/linux-5.10/arch/arm/boot/dts/
Dsocfpga_arria10_socdk.dtsi75 * for TX_CLK on Arria 10.
/kernel/linux/linux-6.6/arch/arm/boot/dts/intel/socfpga/
Dsocfpga_arria10_socdk.dtsi75 * for TX_CLK on Arria 10.

123