1 /* SPDX-License-Identifier: GPL-2.0 */ 2 /* 3 * BCM43XX PCIE core hardware definitions. 4 * 5 * Copyright (C) 1999-2019, Broadcom. 6 * 7 * Unless you and Broadcom execute a separate written software license 8 * agreement governing use of this software, this software is licensed to you 9 * under the terms of the GNU General Public License version 2 (the "GPL"), 10 * available at http://www.broadcom.com/licenses/GPLv2.php, with the 11 * following added to such license: 12 * 13 * As a special exception, the copyright holders of this software give you 14 * permission to link this software with independent modules, and to copy and 15 * distribute the resulting executable under terms of your choice, provided that 16 * you also meet, for each linked independent module, the terms and conditions of 17 * the license of that module. An independent module is a module which is not 18 * derived from this software. The special exception does not apply to any 19 * modifications of the software. 20 * 21 * Notwithstanding the above, under no circumstances may you combine this 22 * software in any way with any other Broadcom software provided under a license 23 * other than the GPL, without Broadcom's express prior written consent. 24 * 25 * 26 * <<Broadcom-WL-IPTag/Open:>> 27 * 28 * $Id: pcie_core.h 792442 2018-12-05 00:20:53Z $ 29 */ 30 #ifndef _PCIE_CORE_H 31 #define _PCIE_CORE_H 32 33 #include <sbhnddma.h> 34 #include <siutils.h> 35 36 #define REV_GE_64(rev) (rev >= 64) 37 38 /* cpp contortions to concatenate w/arg prescan */ 39 #ifndef PAD 40 #define _PADLINE(line) pad ## line 41 #define _XSTR(line) _PADLINE(line) 42 #define PAD _XSTR(__LINE__) 43 #endif // endif 44 45 /* PCIE Enumeration space offsets */ 46 #define PCIE_CORE_CONFIG_OFFSET 0x0 47 #define PCIE_FUNC0_CONFIG_OFFSET 0x400 48 #define PCIE_FUNC1_CONFIG_OFFSET 0x500 49 #define PCIE_FUNC2_CONFIG_OFFSET 0x600 50 #define PCIE_FUNC3_CONFIG_OFFSET 0x700 51 #define PCIE_SPROM_SHADOW_OFFSET 0x800 52 #define PCIE_SBCONFIG_OFFSET 0xE00 53 54 #define PCIEDEV_MAX_DMAS 4 55 56 /* PCIE Bar0 Address Mapping. Each function maps 16KB config space */ 57 #define PCIE_DEV_BAR0_SIZE 0x4000 58 #define PCIE_BAR0_WINMAPCORE_OFFSET 0x0 59 #define PCIE_BAR0_EXTSPROM_OFFSET 0x1000 60 #define PCIE_BAR0_PCIECORE_OFFSET 0x2000 61 #define PCIE_BAR0_CCCOREREG_OFFSET 0x3000 62 63 /* different register spaces to access thr'u pcie indirect access */ 64 #define PCIE_CONFIGREGS 1 /* Access to config space */ 65 #define PCIE_PCIEREGS 2 /* Access to pcie registers */ 66 67 #define PCIEDEV_HOSTADDR_MAP_BASE 0x8000000 68 #define PCIEDEV_HOSTADDR_MAP_WIN_MASK 0xFC000000 69 70 /* dma regs to control the flow between host2dev and dev2host */ 71 typedef volatile struct pcie_devdmaregs { 72 dma64regs_t tx; 73 uint32 PAD[2]; 74 dma64regs_t rx; 75 uint32 PAD[2]; 76 } pcie_devdmaregs_t; 77 78 #define PCIE_DB_HOST2DEV_0 0x1 79 #define PCIE_DB_HOST2DEV_1 0x2 80 #define PCIE_DB_DEV2HOST_0 0x3 81 #define PCIE_DB_DEV2HOST_1 0x4 82 83 /* door bell register sets */ 84 typedef struct pcie_doorbell { 85 uint32 host2dev_0; 86 uint32 host2dev_1; 87 uint32 dev2host_0; 88 uint32 dev2host_1; 89 } pcie_doorbell_t; 90 91 /* Flow Ring Manager */ 92 #define IFRM_FR_IDX_MAX 256 93 #define IFRM_FR_GID_MAX 4 94 #define IFRM_FR_DEV_MAX 8 95 #define IFRM_FR_TID_MAX 8 96 #define IFRM_FR_DEV_VALID 2 97 98 #define IFRM_VEC_REG_BITS 32 99 100 #define IFRM_FR_PER_VECREG 4 101 #define IFRM_FR_PER_VECREG_SHIFT 2 102 #define IFRM_FR_PER_VECREG_MASK ((0x1 << IFRM_FR_PER_VECREG_SHIFT) - 1) 103 104 #define IFRM_VEC_BITS_PER_FR (IFRM_VEC_REG_BITS/IFRM_FR_PER_VECREG) 105 106 /* IFRM_DEV_0 : d11AC, IFRM_DEV_1 : d11AD */ 107 #define IFRM_DEV_0 0 108 #define IFRM_DEV_1 1 109 110 #define IFRM_FR_GID_0 0 111 #define IFRM_FR_GID_1 1 112 #define IFRM_FR_GID_2 2 113 #define IFRM_FR_GID_3 3 114 115 #define IFRM_TIDMASK 0xffffffff 116 117 /* ifrm_ctrlst register */ 118 #define IFRM_EN (1<<0) 119 #define IFRM_BUFF_INIT_DONE (1<<1) 120 #define IFRM_COMPARE_EN0 (1<<4) 121 #define IFRM_COMPARE_EN1 (1<<5) 122 #define IFRM_COMPARE_EN2 (1<<6) 123 #define IFRM_COMPARE_EN3 (1<<7) 124 #define IFRM_INIT_DV0 (1<<8) 125 #define IFRM_INIT_DV1 (1<<9) 126 #define IFRM_INIT_DV2 (1<<10) 127 #define IFRM_INIT_DV3 (1<<11) 128 129 /* ifrm_msk_arr.addr, ifrm_tid_arr.addr register */ 130 #define IFRM_ADDR_SHIFT 0 131 #define IFRM_FRG_ID_SHIFT 8 132 133 /* ifrm_vec.diff_lat register */ 134 #define IFRM_DV_LAT (1<<0) 135 #define IFRM_DV_LAT_DONE (1<<1) 136 #define IFRM_SDV_OFFSET_SHIFT 4 137 #define IFRM_SDV_FRGID_SHIFT 8 138 #define IFRM_VECSTAT_MASK 0x3 139 #define IFRM_VEC_MASK 0xff 140 141 /* HMAP Windows */ 142 #define HMAP_MAX_WINDOWS 8 143 144 /* idma frm array */ 145 typedef struct pcie_ifrm_array { 146 uint32 addr; 147 uint32 data; 148 } pcie_ifrm_array_t; 149 150 /* idma frm vector */ 151 typedef struct pcie_ifrm_vector { 152 uint32 diff_lat; 153 uint32 sav_tid; 154 uint32 sav_diff; 155 uint32 PAD[1]; 156 } pcie_ifrm_vector_t; 157 158 /* idma frm interrupt */ 159 typedef struct pcie_ifrm_intr { 160 uint32 intstat; 161 uint32 intmask; 162 } pcie_ifrm_intr_t; 163 164 /* HMAP window register set */ 165 typedef volatile struct pcie_hmapwindow { 166 uint32 baseaddr_lo; /* BaseAddrLower */ 167 uint32 baseaddr_hi; /* BaseAddrUpper */ 168 uint32 windowlength; /* Window Length */ 169 uint32 PAD[1]; 170 } pcie_hmapwindow_t; 171 172 typedef volatile struct pcie_hmapviolation { 173 uint32 hmap_violationaddr_lo; /* violating address lo */ 174 uint32 hmap_violationaddr_hi; /* violating addr hi */ 175 uint32 hmap_violation_info; /* violation info */ 176 uint32 PAD[1]; 177 } pcie_hmapviolation_t; 178 /* SB side: PCIE core and host control registers */ 179 typedef volatile struct sbpcieregs { 180 uint32 control; /* host mode only */ 181 uint32 iocstatus; /* PCIE2: iostatus */ 182 uint32 PAD[1]; 183 uint32 biststatus; /* bist Status: 0x00C */ 184 uint32 gpiosel; /* PCIE gpio sel: 0x010 */ 185 uint32 gpioouten; /* PCIE gpio outen: 0x14 */ 186 uint32 gpioout; /* PCIE gpio out: 0x18 */ 187 uint32 PAD; 188 uint32 intstatus; /* Interrupt status: 0x20 */ 189 uint32 intmask; /* Interrupt mask: 0x24 */ 190 uint32 sbtopcimailbox; /* sb to pcie mailbox: 0x028 */ 191 uint32 obffcontrol; /* PCIE2: 0x2C */ 192 uint32 obffintstatus; /* PCIE2: 0x30 */ 193 uint32 obffdatastatus; /* PCIE2: 0x34 */ 194 uint32 PAD[1]; 195 uint32 ctoctrl; /* PCIE2: 0x3C */ 196 uint32 errlog; /* PCIE2: 0x40 */ 197 uint32 errlogaddr; /* PCIE2: 0x44 */ 198 uint32 mailboxint; /* PCIE2: 0x48 */ 199 uint32 mailboxintmsk; /* PCIE2: 0x4c */ 200 uint32 ltrspacing; /* PCIE2: 0x50 */ 201 uint32 ltrhysteresiscnt; /* PCIE2: 0x54 */ 202 uint32 msivectorassign; /* PCIE2: 0x58 */ 203 uint32 intmask2; /* PCIE2: 0x5C */ 204 uint32 PAD[40]; 205 uint32 sbtopcie0; /* sb to pcie translation 0: 0x100 */ 206 uint32 sbtopcie1; /* sb to pcie translation 1: 0x104 */ 207 uint32 sbtopcie2; /* sb to pcie translation 2: 0x108 */ 208 uint32 sbtopcie0upper; /* sb to pcie translation 0: 0x10C */ 209 uint32 sbtopcie1upper; /* sb to pcie translation 1: 0x110 */ 210 uint32 PAD[3]; 211 212 /* pcie core supports in direct access to config space */ 213 uint32 configaddr; /* pcie config space access: Address field: 0x120 */ 214 uint32 configdata; /* pcie config space access: Data field: 0x124 */ 215 union { 216 struct { 217 /* mdio access to serdes */ 218 uint32 mdiocontrol; /* controls the mdio access: 0x128 */ 219 uint32 mdiodata; /* Data to the mdio access: 0x12c */ 220 /* pcie protocol phy/dllp/tlp register indirect access mechanism */ 221 uint32 pcieindaddr; /* indirect access to the internal register: 0x130 */ 222 uint32 pcieinddata; /* Data to/from the internal regsiter: 0x134 */ 223 uint32 clkreqenctrl; /* >= rev 6, Clkreq rdma control : 0x138 */ 224 uint32 PAD[177]; 225 /* 0x400 - 0x7FF, PCIE Cfg Space, note: not used anymore in PcieGen2 */ 226 uint32 pciecfg[4][64]; 227 } pcie1; 228 struct { 229 /* mdio access to serdes */ 230 uint32 mdiocontrol; /* controls the mdio access: 0x128 */ 231 uint32 mdiowrdata; /* write data to mdio 0x12C */ 232 uint32 mdiorddata; /* read data to mdio 0x130 */ 233 uint32 PAD[3]; /* 0x134-0x138-0x13c */ 234 /* door bell registers available from gen2 rev5 onwards */ 235 pcie_doorbell_t dbls[PCIEDEV_MAX_DMAS]; /* 0x140 - 0x17F */ 236 uint32 dataintf; /* 0x180 */ 237 uint32 PAD[1]; /* 0x184 */ 238 uint32 d2h_intrlazy_0; /* 0x188 */ 239 uint32 h2d_intrlazy_0; /* 0x18c */ 240 uint32 h2d_intstat_0; /* 0x190 */ 241 uint32 h2d_intmask_0; /* 0x194 */ 242 uint32 d2h_intstat_0; /* 0x198 */ 243 uint32 d2h_intmask_0; /* 0x19c */ 244 uint32 ltr_state; /* 0x1A0 */ 245 uint32 pwr_int_status; /* 0x1A4 */ 246 uint32 pwr_int_mask; /* 0x1A8 */ 247 uint32 pme_source; /* 0x1AC */ 248 uint32 err_hdr_logreg1; /* 0x1B0 */ 249 uint32 err_hdr_logreg2; /* 0x1B4 */ 250 uint32 err_hdr_logreg3; /* 0x1B8 */ 251 uint32 err_hdr_logreg4; /* 0x1BC */ 252 uint32 err_code_logreg; /* 0x1C0 */ 253 uint32 axi_dbg_ctl; /* 0x1C4 */ 254 uint32 axi_dbg_data0; /* 0x1C8 */ 255 uint32 axi_dbg_data1; /* 0x1CC */ 256 uint32 PAD[4]; /* 0x1D0 - 0x1DF */ 257 uint32 clk_ctl_st; /* 0x1E0 */ 258 uint32 PAD[1]; /* 0x1E4 */ 259 uint32 powerctl; /* 0x1E8 */ 260 uint32 PAD[5]; /* 0x1EC - 0x1FF */ 261 pcie_devdmaregs_t h2d0_dmaregs; /* 0x200 - 0x23c */ 262 pcie_devdmaregs_t d2h0_dmaregs; /* 0x240 - 0x27c */ 263 pcie_devdmaregs_t h2d1_dmaregs; /* 0x280 - 0x2bc */ 264 pcie_devdmaregs_t d2h1_dmaregs; /* 0x2c0 - 0x2fc */ 265 pcie_devdmaregs_t h2d2_dmaregs; /* 0x300 - 0x33c */ 266 pcie_devdmaregs_t d2h2_dmaregs; /* 0x340 - 0x37c */ 267 pcie_devdmaregs_t h2d3_dmaregs; /* 0x380 - 0x3bc */ 268 pcie_devdmaregs_t d2h3_dmaregs; /* 0x3c0 - 0x3fc */ 269 uint32 d2h_intrlazy_1; /* 0x400 */ 270 uint32 h2d_intrlazy_1; /* 0x404 */ 271 uint32 h2d_intstat_1; /* 0x408 */ 272 uint32 h2d_intmask_1; /* 0x40c */ 273 uint32 d2h_intstat_1; /* 0x410 */ 274 uint32 d2h_intmask_1; /* 0x414 */ 275 uint32 PAD[2]; /* 0x418 - 0x41C */ 276 uint32 d2h_intrlazy_2; /* 0x420 */ 277 uint32 h2d_intrlazy_2; /* 0x424 */ 278 uint32 h2d_intstat_2; /* 0x428 */ 279 uint32 h2d_intmask_2; /* 0x42c */ 280 uint32 d2h_intstat_2; /* 0x430 */ 281 uint32 d2h_intmask_2; /* 0x434 */ 282 uint32 PAD[10]; /* 0x438 - 0x45F */ 283 uint32 ifrm_ctrlst; /* 0x460 */ 284 uint32 PAD[1]; /* 0x464 */ 285 pcie_ifrm_array_t ifrm_msk_arr; /* 0x468 - 0x46F */ 286 pcie_ifrm_array_t ifrm_tid_arr[IFRM_FR_DEV_VALID]; 287 /* 0x470 - 0x47F */ 288 pcie_ifrm_vector_t ifrm_vec[IFRM_FR_DEV_MAX]; 289 /* 0x480 - 0x4FF */ 290 pcie_ifrm_intr_t ifrm_intr[IFRM_FR_DEV_MAX]; 291 /* 0x500 - 0x53F */ 292 /* HMAP regs for PCIE corerev >= 24 [0x540 - 0x5DF] */ 293 pcie_hmapwindow_t hmapwindow[HMAP_MAX_WINDOWS]; /* 0x540 - 0x5BF */ 294 pcie_hmapviolation_t hmapviolation; /* 0x5C0 - 0x5CF */ 295 uint32 hmap_window_config; /* 0x5D0 */ 296 uint32 PAD[3]; /* 0x5D4 - 0x5DF */ 297 298 uint32 PAD[8]; /* 0x5E0 - 0x5FF */ 299 uint32 PAD[2][64]; /* 0x600 - 0x7FF */ 300 } pcie2; 301 } u; 302 uint16 sprom[64]; /* SPROM shadow Area : 0x800 - 0x880 */ 303 uint32 PAD[96]; /* 0x880 - 0x9FF */ 304 /* direct memory access (pcie2 rev19 and after) : 0xA00 - 0xAFF */ 305 union { 306 /* corerev < 64 */ 307 struct { 308 uint32 dar_ctrl; /* 0xA00 */ 309 uint32 PAD[7]; /* 0xA04-0xA1F */ 310 uint32 intstatus; /* 0xA20 */ 311 uint32 PAD[1]; /* 0xA24 */ 312 uint32 h2d_db_0_0; /* 0xA28 */ 313 uint32 h2d_db_0_1; /* 0xA2C */ 314 uint32 h2d_db_1_0; /* 0xA30 */ 315 uint32 h2d_db_1_1; /* 0xA34 */ 316 uint32 h2d_db_2_0; /* 0xA38 */ 317 uint32 h2d_db_2_1; /* 0xA3C */ 318 uint32 errlog; /* 0xA40 */ 319 uint32 erraddr; /* 0xA44 */ 320 uint32 mbox_int; /* 0xA48 */ 321 uint32 fis_ctrl; /* 0xA4C */ 322 uint32 PAD[36]; /* 0xA50 - 0xADC */ 323 uint32 clk_ctl_st; /* 0xAE0 */ 324 uint32 PAD[1]; /* 0xAE4 */ 325 uint32 powerctl; /* 0xAE8 */ 326 uint32 PAD[5]; /* 0xAEC-0xAFF */ 327 } dar; 328 /* corerev > = 64 */ 329 struct { 330 uint32 dar_ctrl; /* 0xA00 */ 331 uint32 dar_cap; /* 0xA04 */ 332 uint32 clk_ctl_st; /* 0xA08 */ 333 uint32 powerctl; /* 0xA0C */ 334 uint32 intstatus; /* 0xA10 */ 335 uint32 PAD[3]; /* 0xA14-0xA1F */ 336 uint32 h2d_db_0_0; /* 0xA20 */ 337 uint32 h2d_db_0_1; /* 0xA24 */ 338 uint32 h2d_db_1_0; /* 0xA28 */ 339 uint32 h2d_db_1_1; /* 0xA2C */ 340 uint32 h2d_db_2_0; /* 0xA30 */ 341 uint32 h2d_db_2_1; /* 0xA34 */ 342 uint32 h2d_db_3_0; /* 0xA38 */ 343 uint32 h2d_db_3_1; /* 0xA3C */ 344 uint32 h2d_db_4_0; /* 0xA40 */ 345 uint32 h2d_db_4_1; /* 0xA44 */ 346 uint32 h2d_db_5_0; /* 0xA48 */ 347 uint32 h2d_db_5_1; /* 0xA4C */ 348 uint32 h2d_db_6_0; /* 0xA50 */ 349 uint32 h2d_db_6_1; /* 0xA54 */ 350 uint32 h2d_db_7_0; /* 0xA58 */ 351 uint32 h2d_db_7_1; /* 0xA5C */ 352 uint32 errlog; /* 0xA60 */ 353 uint32 erraddr; /* 0xA64 */ 354 uint32 mbox_int; /* 0xA68 */ 355 uint32 fis_ctrl; /* 0xA6C */ 356 uint32 PAD[36]; /* 0xA70-0xAFF */ 357 } dar_64; 358 } u1; 359 uint32 PAD[64]; /* 0xB00-0xBFF */ 360 /* Function Control/Status Registers for corerev >= 64 */ 361 /* 0xC00 - 0xCFF */ 362 struct { 363 uint32 control; /* 0xC00 */ 364 uint32 iostatus; /* 0xC04 */ 365 uint32 capability; /* 0xC08 */ 366 uint32 PAD[1]; /* 0xC0C */ 367 uint32 intstatus; /* 0xC10 */ 368 uint32 intmask; /* 0xC14 */ 369 uint32 pwr_intstatus; /* 0xC18 */ 370 uint32 pwr_intmask; /* 0xC1C */ 371 uint32 msi_vector; /* 0xC20 */ 372 uint32 msi_intmask; /* 0xC24 */ 373 uint32 msi_intstatus; /* 0xC28 */ 374 uint32 msi_pend_cnt; /* 0xC2C */ 375 uint32 mbox_intstatus; /* 0xC30 */ 376 uint32 mbox_intmask; /* 0xC34 */ 377 uint32 ltr_state; /* 0xC38 */ 378 uint32 PAD[1]; /* 0xC3C */ 379 uint32 intr_vector; /* 0xC40 */ 380 uint32 intr_addrlow; /* 0xC44 */ 381 uint32 intr_addrhigh; /* 0xC48 */ 382 uint32 PAD[45]; /* 0xC4C-0xCFF */ 383 } ftn_ctrl; 384 } sbpcieregs_t; 385 386 #define PCIE_CFG_DA_OFFSET 0x400 /* direct access register offset for configuration space */ 387 388 /* PCI control */ 389 #define PCIE_RST_OE 0x01 /* When set, drives PCI_RESET out to pin */ 390 #define PCIE_RST 0x02 /* Value driven out to pin */ 391 #define PCIE_SPERST 0x04 /* SurvivePeRst */ 392 #define PCIE_FORCECFGCLKON_ALP 0x08 393 #define PCIE_DISABLE_L1CLK_GATING 0x10 394 #define PCIE_DLYPERST 0x100 /* Delay PeRst to CoE Core */ 395 #define PCIE_DISSPROMLD 0x200 /* DisableSpromLoadOnPerst */ 396 #define PCIE_WakeModeL2 0x1000 /* Wake on L2 */ 397 #define PCIE_MULTIMSI_EN 0x2000 /* enable multi-vector MSI messages */ 398 #define PCIE_PipeIddqDisable0 0x8000 /* Disable assertion of pcie_pipe_iddq during L1.2 and L2 */ 399 #define PCIE_PipeIddqDisable1 0x10000 /* Disable assertion of pcie_pipe_iddq during L2 */ 400 #define PCIE_EN_MDIO_IN_PERST 0x20000 /* enable access to internal registers when PERST */ 401 #define PCIE_MSI_B2B_EN 0x100000 /* enable back-to-back MSI messages */ 402 #define PCIE_MSI_FIFO_CLEAR 0x200000 /* reset MSI FIFO */ 403 #define PCIE_IDMA_MODE_EN(rev) (REV_GE_64(rev) ? 0x1 : 0x800000) /* implicit M2M DMA mode */ 404 #define PCIE_TL_CLK_DETCT 0x4000000 /* enable TL clk detection */ 405 406 /* Function control (corerev > 64) */ 407 #define PCIE_CPLCA_ENABLE 0x01 408 /* 1: send CPL with CA on BP error, 0: send CPLD with SC and data is FFFF */ 409 #define PCIE_DLY_PERST_TO_COE 0x02 410 /* when set, PERST is holding asserted until sprom-related register updates has completed */ 411 412 #define PCIE_CFGADDR 0x120 /* offsetof(configaddr) */ 413 #define PCIE_CFGDATA 0x124 /* offsetof(configdata) */ 414 #define PCIE_SWPME_FN0 0x10000 415 #define PCIE_SWPME_FN0_SHF 16 416 417 /* Interrupt status/mask */ 418 #define PCIE_INTA 0x01 /* PCIE INTA message is received */ 419 #define PCIE_INTB 0x02 /* PCIE INTB message is received */ 420 #define PCIE_INTFATAL 0x04 /* PCIE INTFATAL message is received */ 421 #define PCIE_INTNFATAL 0x08 /* PCIE INTNONFATAL message is received */ 422 #define PCIE_INTCORR 0x10 /* PCIE INTCORR message is received */ 423 #define PCIE_INTPME 0x20 /* PCIE INTPME message is received */ 424 #define PCIE_PERST 0x40 /* PCIE Reset Interrupt */ 425 426 #define PCIE_INT_MB_FN0_0 0x0100 /* PCIE to SB Mailbox int Fn0.0 is received */ 427 #define PCIE_INT_MB_FN0_1 0x0200 /* PCIE to SB Mailbox int Fn0.1 is received */ 428 #define PCIE_INT_MB_FN1_0 0x0400 /* PCIE to SB Mailbox int Fn1.0 is received */ 429 #define PCIE_INT_MB_FN1_1 0x0800 /* PCIE to SB Mailbox int Fn1.1 is received */ 430 #define PCIE_INT_MB_FN2_0 0x1000 /* PCIE to SB Mailbox int Fn2.0 is received */ 431 #define PCIE_INT_MB_FN2_1 0x2000 /* PCIE to SB Mailbox int Fn2.1 is received */ 432 #define PCIE_INT_MB_FN3_0 0x4000 /* PCIE to SB Mailbox int Fn3.0 is received */ 433 #define PCIE_INT_MB_FN3_1 0x8000 /* PCIE to SB Mailbox int Fn3.1 is received */ 434 435 /* PCIE MSI Vector Assignment register */ 436 #define MSIVEC_MB_0 (0x1 << 1) /* MSI Vector offset for mailbox0 is 2 */ 437 #define MSIVEC_MB_1 (0x1 << 2) /* MSI Vector offset for mailbox1 is 3 */ 438 #define MSIVEC_D2H0_DB0 (0x1 << 3) /* MSI Vector offset for interface0 door bell 0 is 4 */ 439 #define MSIVEC_D2H0_DB1 (0x1 << 4) /* MSI Vector offset for interface0 door bell 1 is 5 */ 440 441 /* PCIE MailboxInt/MailboxIntMask register */ 442 #define PCIE_MB_TOSB_FN0_0 0x0001 /* write to assert PCIEtoSB Mailbox interrupt */ 443 #define PCIE_MB_TOSB_FN0_1 0x0002 444 #define PCIE_MB_TOSB_FN1_0 0x0004 445 #define PCIE_MB_TOSB_FN1_1 0x0008 446 #define PCIE_MB_TOSB_FN2_0 0x0010 447 #define PCIE_MB_TOSB_FN2_1 0x0020 448 #define PCIE_MB_TOSB_FN3_0 0x0040 449 #define PCIE_MB_TOSB_FN3_1 0x0080 450 #define PCIE_MB_TOPCIE_FN0_0 0x0100 /* int status/mask for SBtoPCIE Mailbox interrupts */ 451 #define PCIE_MB_TOPCIE_FN0_1 0x0200 452 #define PCIE_MB_TOPCIE_FN1_0 0x0400 453 #define PCIE_MB_TOPCIE_FN1_1 0x0800 454 #define PCIE_MB_TOPCIE_FN2_0 0x1000 455 #define PCIE_MB_TOPCIE_FN2_1 0x2000 456 #define PCIE_MB_TOPCIE_FN3_0 0x4000 457 #define PCIE_MB_TOPCIE_FN3_1 0x8000 458 459 #define PCIE_MB_TOPCIE_DB0_D2H0(rev) (REV_GE_64(rev) ? 0x0001 : 0x010000) 460 #define PCIE_MB_TOPCIE_DB0_D2H1(rev) (REV_GE_64(rev) ? 0x0002 : 0x020000) 461 #define PCIE_MB_TOPCIE_DB1_D2H0(rev) (REV_GE_64(rev) ? 0x0004 : 0x040000) 462 #define PCIE_MB_TOPCIE_DB1_D2H1(rev) (REV_GE_64(rev) ? 0x0008 : 0x080000) 463 #define PCIE_MB_TOPCIE_DB2_D2H0(rev) (REV_GE_64(rev) ? 0x0010 : 0x100000) 464 #define PCIE_MB_TOPCIE_DB2_D2H1(rev) (REV_GE_64(rev) ? 0x0020 : 0x200000) 465 #define PCIE_MB_TOPCIE_DB3_D2H0(rev) (REV_GE_64(rev) ? 0x0040 : 0x400000) 466 #define PCIE_MB_TOPCIE_DB3_D2H1(rev) (REV_GE_64(rev) ? 0x0080 : 0x800000) 467 #define PCIE_MB_TOPCIE_DB4_D2H0(rev) (REV_GE_64(rev) ? 0x0100 : 0x0) 468 #define PCIE_MB_TOPCIE_DB4_D2H1(rev) (REV_GE_64(rev) ? 0x0200 : 0x0) 469 #define PCIE_MB_TOPCIE_DB5_D2H0(rev) (REV_GE_64(rev) ? 0x0400 : 0x0) 470 #define PCIE_MB_TOPCIE_DB5_D2H1(rev) (REV_GE_64(rev) ? 0x0800 : 0x0) 471 #define PCIE_MB_TOPCIE_DB6_D2H0(rev) (REV_GE_64(rev) ? 0x1000 : 0x0) 472 #define PCIE_MB_TOPCIE_DB6_D2H1(rev) (REV_GE_64(rev) ? 0x2000 : 0x0) 473 #define PCIE_MB_TOPCIE_DB7_D2H0(rev) (REV_GE_64(rev) ? 0x4000 : 0x0) 474 #define PCIE_MB_TOPCIE_DB7_D2H1(rev) (REV_GE_64(rev) ? 0x8000 : 0x0) 475 476 #define PCIE_MB_D2H_MB_MASK(rev) \ 477 (PCIE_MB_TOPCIE_DB0_D2H0(rev) | PCIE_MB_TOPCIE_DB0_D2H1(rev) | \ 478 PCIE_MB_TOPCIE_DB1_D2H0(rev) | PCIE_MB_TOPCIE_DB1_D2H1(rev) | \ 479 PCIE_MB_TOPCIE_DB2_D2H0(rev) | PCIE_MB_TOPCIE_DB2_D2H1(rev) | \ 480 PCIE_MB_TOPCIE_DB3_D2H0(rev) | PCIE_MB_TOPCIE_DB3_D2H1(rev) | \ 481 PCIE_MB_TOPCIE_DB4_D2H0(rev) | PCIE_MB_TOPCIE_DB4_D2H1(rev) | \ 482 PCIE_MB_TOPCIE_DB5_D2H0(rev) | PCIE_MB_TOPCIE_DB5_D2H1(rev) | \ 483 PCIE_MB_TOPCIE_DB6_D2H0(rev) | PCIE_MB_TOPCIE_DB6_D2H1(rev) | \ 484 PCIE_MB_TOPCIE_DB7_D2H0(rev) | PCIE_MB_TOPCIE_DB7_D2H1(rev)) 485 486 #define SBTOPCIE0_BASE 0x08000000 487 #define SBTOPCIE1_BASE 0x0c000000 488 489 /* On chips with CCI-400, the small pcie 128 MB region base has shifted */ 490 #define CCI400_SBTOPCIE0_BASE 0x20000000 491 #define CCI400_SBTOPCIE1_BASE 0x24000000 492 493 /* SB to PCIE translation masks */ 494 #define SBTOPCIE0_MASK 0xfc000000 495 #define SBTOPCIE1_MASK 0xfc000000 496 #define SBTOPCIE2_MASK 0xc0000000 497 498 /* Access type bits (0:1) */ 499 #define SBTOPCIE_MEM 0 500 #define SBTOPCIE_IO 1 501 #define SBTOPCIE_CFG0 2 502 #define SBTOPCIE_CFG1 3 503 504 /* Prefetch enable bit 2 */ 505 #define SBTOPCIE_PF 4 506 507 /* Write Burst enable for memory write bit 3 */ 508 #define SBTOPCIE_WR_BURST 8 509 510 /* config access */ 511 #define CONFIGADDR_FUNC_MASK 0x7000 512 #define CONFIGADDR_FUNC_SHF 12 513 #define CONFIGADDR_REG_MASK 0x0FFF 514 #define CONFIGADDR_REG_SHF 0 515 516 #define PCIE_CONFIG_INDADDR(f, r) ((((f) & CONFIGADDR_FUNC_MASK) << CONFIGADDR_FUNC_SHF) | \ 517 (((r) & CONFIGADDR_REG_MASK) << CONFIGADDR_REG_SHF)) 518 519 /* PCIE protocol regs Indirect Address */ 520 #define PCIEADDR_PROT_MASK 0x300 521 #define PCIEADDR_PROT_SHF 8 522 #define PCIEADDR_PL_TLP 0 523 #define PCIEADDR_PL_DLLP 1 524 #define PCIEADDR_PL_PLP 2 525 526 #define PCIE_CORE_REG_CONTROL 0x00u /* Control */ 527 #define PCIE_CORE_REG_IOSTATUS 0x04u /* IO status */ 528 #define PCIE_CORE_REG_BITSTATUS 0x0Cu /* bitstatus */ 529 #define PCIE_CORE_REG_GPIO_SEL 0x10u /* gpio sel */ 530 #define PCIE_CORE_REG_GPIO_OUT_EN 0x14u /* gpio out en */ 531 #define PCIE_CORE_REG_INT_STATUS 0x20u /* int status */ 532 #define PCIE_CORE_REG_INT_MASK 0x24u /* int mask */ 533 #define PCIE_CORE_REG_SB_PCIE_MB 0x28u /* sbpcie mb */ 534 #define PCIE_CORE_REG_ERRLOG 0x40u /* errlog */ 535 #define PCIE_CORE_REG_ERR_ADDR 0x44u /* errlog addr */ 536 #define PCIE_CORE_REG_MB_INTR 0x48u /* MB intr */ 537 #define PCIE_CORE_REG_SB_PCIE_0 0x100u /* sbpcie0 map */ 538 #define PCIE_CORE_REG_SB_PCIE_1 0x104u /* sbpcie1 map */ 539 #define PCIE_CORE_REG_SB_PCIE_2 0x108u /* sbpcie2 map */ 540 541 /* PCIE Config registers */ 542 #define PCIE_CFG_DEV_STS_CTRL_2 0x0d4u /* "dev_sts_control_2 */ 543 #define PCIE_CFG_ADV_ERR_CAP 0x100u /* adv_err_cap */ 544 #define PCIE_CFG_UC_ERR_STS 0x104u /* uc_err_status */ 545 #define PCIE_CFG_UC_ERR_MASK 0x108u /* ucorr_err_mask */ 546 #define PCIE_CFG_UNCOR_ERR_SERV 0x10cu /* ucorr_err_sevr */ 547 #define PCIE_CFG_CORR_ERR_STS 0x110u /* corr_err_status */ 548 #define PCIE_CFG_CORR_ERR_MASK 0x114u /* corr_err_mask */ 549 #define PCIE_CFG_ADV_ERR_CTRL 0x118u /* adv_err_cap_control */ 550 #define PCIE_CFG_HDR_LOG1 0x11Cu /* header_log1 */ 551 #define PCIE_CFG_HDR_LOG2 0x120u /* header_log2 */ 552 #define PCIE_CFG_HDR_LOG3 0x124u /* header_log3 */ 553 #define PCIE_CFG_HDR_LOG4 0x128u /* header_log4 */ 554 #define PCIE_CFG_PML1_SUB_CAP_ID 0x240u /* PML1sub_capID */ 555 #define PCIE_CFG_PML1_SUB_CAP_REG 0x244u /* PML1_sub_Cap_reg */ 556 #define PCIE_CFG_PML1_SUB_CTRL1 0x248u /* PML1_sub_control1 */ 557 #define PCIE_CFG_PML1_SUB_CTRL3 0x24Cu /* PML1_sub_control2 */ 558 #define PCIE_CFG_TL_CTRL_5 0x814u /* tl_control_5 */ 559 #define PCIE_CFG_PHY_ERR_ATT_VEC 0x1820u /* phy_err_attn_vec */ 560 #define PCIE_CFG_PHY_ERR_ATT_MASK 0x1824u /* phy_err_attn_mask */ 561 562 /* PCIE protocol PHY diagnostic registers */ 563 #define PCIE_PLP_MODEREG 0x200u /* Mode */ 564 #define PCIE_PLP_STATUSREG 0x204u /* Status */ 565 #define PCIE_PLP_LTSSMCTRLREG 0x208u /* LTSSM control */ 566 #define PCIE_PLP_LTLINKNUMREG 0x20cu /* Link Training Link number */ 567 #define PCIE_PLP_LTLANENUMREG 0x210u /* Link Training Lane number */ 568 #define PCIE_PLP_LTNFTSREG 0x214u /* Link Training N_FTS */ 569 #define PCIE_PLP_ATTNREG 0x218u /* Attention */ 570 #define PCIE_PLP_ATTNMASKREG 0x21Cu /* Attention Mask */ 571 #define PCIE_PLP_RXERRCTR 0x220u /* Rx Error */ 572 #define PCIE_PLP_RXFRMERRCTR 0x224u /* Rx Framing Error */ 573 #define PCIE_PLP_RXERRTHRESHREG 0x228u /* Rx Error threshold */ 574 #define PCIE_PLP_TESTCTRLREG 0x22Cu /* Test Control reg */ 575 #define PCIE_PLP_SERDESCTRLOVRDREG 0x230u /* SERDES Control Override */ 576 #define PCIE_PLP_TIMINGOVRDREG 0x234u /* Timing param override */ 577 #define PCIE_PLP_RXTXSMDIAGREG 0x238u /* RXTX State Machine Diag */ 578 #define PCIE_PLP_LTSSMDIAGREG 0x23Cu /* LTSSM State Machine Diag */ 579 580 /* PCIE protocol DLLP diagnostic registers */ 581 #define PCIE_DLLP_LCREG 0x100u /* Link Control */ 582 #define PCIE_DLLP_LSREG 0x104u /* Link Status */ 583 #define PCIE_DLLP_LAREG 0x108u /* Link Attention */ 584 #define PCIE_DLLP_LAMASKREG 0x10Cu /* Link Attention Mask */ 585 #define PCIE_DLLP_NEXTTXSEQNUMREG 0x110u /* Next Tx Seq Num */ 586 #define PCIE_DLLP_ACKEDTXSEQNUMREG 0x114u /* Acked Tx Seq Num */ 587 #define PCIE_DLLP_PURGEDTXSEQNUMREG 0x118u /* Purged Tx Seq Num */ 588 #define PCIE_DLLP_RXSEQNUMREG 0x11Cu /* Rx Sequence Number */ 589 #define PCIE_DLLP_LRREG 0x120u /* Link Replay */ 590 #define PCIE_DLLP_LACKTOREG 0x124u /* Link Ack Timeout */ 591 #define PCIE_DLLP_PMTHRESHREG 0x128u /* Power Management Threshold */ 592 #define PCIE_DLLP_RTRYWPREG 0x12Cu /* Retry buffer write ptr */ 593 #define PCIE_DLLP_RTRYRPREG 0x130u /* Retry buffer Read ptr */ 594 #define PCIE_DLLP_RTRYPPREG 0x134u /* Retry buffer Purged ptr */ 595 #define PCIE_DLLP_RTRRWREG 0x138u /* Retry buffer Read/Write */ 596 #define PCIE_DLLP_ECTHRESHREG 0x13Cu /* Error Count Threshold */ 597 #define PCIE_DLLP_TLPERRCTRREG 0x140u /* TLP Error Counter */ 598 #define PCIE_DLLP_ERRCTRREG 0x144u /* Error Counter */ 599 #define PCIE_DLLP_NAKRXCTRREG 0x148u /* NAK Received Counter */ 600 #define PCIE_DLLP_TESTREG 0x14Cu /* Test */ 601 #define PCIE_DLLP_PKTBIST 0x150u /* Packet BIST */ 602 #define PCIE_DLLP_PCIE11 0x154u /* DLLP PCIE 1.1 reg */ 603 604 #define PCIE_DLLP_LSREG_LINKUP (1u << 16u) 605 606 /* PCIE protocol TLP diagnostic registers */ 607 #define PCIE_TLP_CONFIGREG 0x000u /* Configuration */ 608 #define PCIE_TLP_WORKAROUNDSREG 0x004u /* TLP Workarounds */ 609 #define PCIE_TLP_WRDMAUPPER 0x010u /* Write DMA Upper Address */ 610 #define PCIE_TLP_WRDMALOWER 0x014u /* Write DMA Lower Address */ 611 #define PCIE_TLP_WRDMAREQ_LBEREG 0x018u /* Write DMA Len/ByteEn Req */ 612 #define PCIE_TLP_RDDMAUPPER 0x01Cu /* Read DMA Upper Address */ 613 #define PCIE_TLP_RDDMALOWER 0x020u /* Read DMA Lower Address */ 614 #define PCIE_TLP_RDDMALENREG 0x024u /* Read DMA Len Req */ 615 #define PCIE_TLP_MSIDMAUPPER 0x028u /* MSI DMA Upper Address */ 616 #define PCIE_TLP_MSIDMALOWER 0x02Cu /* MSI DMA Lower Address */ 617 #define PCIE_TLP_MSIDMALENREG 0x030u /* MSI DMA Len Req */ 618 #define PCIE_TLP_SLVREQLENREG 0x034u /* Slave Request Len */ 619 #define PCIE_TLP_FCINPUTSREQ 0x038u /* Flow Control Inputs */ 620 #define PCIE_TLP_TXSMGRSREQ 0x03Cu /* Tx StateMachine and Gated Req */ 621 #define PCIE_TLP_ADRACKCNTARBLEN 0x040u /* Address Ack XferCnt and ARB Len */ 622 #define PCIE_TLP_DMACPLHDR0 0x044u /* DMA Completion Hdr 0 */ 623 #define PCIE_TLP_DMACPLHDR1 0x048u /* DMA Completion Hdr 1 */ 624 #define PCIE_TLP_DMACPLHDR2 0x04Cu /* DMA Completion Hdr 2 */ 625 #define PCIE_TLP_DMACPLMISC0 0x050u /* DMA Completion Misc0 */ 626 #define PCIE_TLP_DMACPLMISC1 0x054u /* DMA Completion Misc1 */ 627 #define PCIE_TLP_DMACPLMISC2 0x058u /* DMA Completion Misc2 */ 628 #define PCIE_TLP_SPTCTRLLEN 0x05Cu /* Split Controller Req len */ 629 #define PCIE_TLP_SPTCTRLMSIC0 0x060u /* Split Controller Misc 0 */ 630 #define PCIE_TLP_SPTCTRLMSIC1 0x064u /* Split Controller Misc 1 */ 631 #define PCIE_TLP_BUSDEVFUNC 0x068u /* Bus/Device/Func */ 632 #define PCIE_TLP_RESETCTR 0x06Cu /* Reset Counter */ 633 #define PCIE_TLP_RTRYBUF 0x070u /* Retry Buffer value */ 634 #define PCIE_TLP_TGTDEBUG1 0x074u /* Target Debug Reg1 */ 635 #define PCIE_TLP_TGTDEBUG2 0x078u /* Target Debug Reg2 */ 636 #define PCIE_TLP_TGTDEBUG3 0x07Cu /* Target Debug Reg3 */ 637 #define PCIE_TLP_TGTDEBUG4 0x080u /* Target Debug Reg4 */ 638 639 /* PCIE2 MDIO register offsets */ 640 #define PCIE2_MDIO_CONTROL 0x128 641 #define PCIE2_MDIO_WR_DATA 0x12C 642 #define PCIE2_MDIO_RD_DATA 0x130 643 644 /* MDIO control */ 645 #define MDIOCTL_DIVISOR_MASK 0x7fu /* clock to be used on MDIO */ 646 #define MDIOCTL_DIVISOR_VAL 0x2u 647 #define MDIOCTL_PREAM_EN 0x80u /* Enable preamble sequnce */ 648 #define MDIOCTL_ACCESS_DONE 0x100u /* Tranaction complete */ 649 650 /* MDIO Data */ 651 #define MDIODATA_MASK 0x0000ffff /* data 2 bytes */ 652 #define MDIODATA_TA 0x00020000 /* Turnaround */ 653 #define MDIODATA_REGADDR_SHF_OLD 18 /* Regaddr shift (rev < 10) */ 654 #define MDIODATA_REGADDR_MASK_OLD 0x003c0000 /* Regaddr Mask (rev < 10) */ 655 #define MDIODATA_DEVADDR_SHF_OLD 22 /* Physmedia devaddr shift (rev < 10) */ 656 #define MDIODATA_DEVADDR_MASK_OLD 0x0fc00000 /* Physmedia devaddr Mask (rev < 10) */ 657 #define MDIODATA_REGADDR_SHF 18 /* Regaddr shift */ 658 #define MDIODATA_REGADDR_MASK 0x007c0000 /* Regaddr Mask */ 659 #define MDIODATA_DEVADDR_SHF 23 /* Physmedia devaddr shift */ 660 #define MDIODATA_DEVADDR_MASK 0x0f800000 /* Physmedia devaddr Mask */ 661 #define MDIODATA_WRITE 0x10000000 /* write Transaction */ 662 #define MDIODATA_READ 0x20000000 /* Read Transaction */ 663 #define MDIODATA_START 0x40000000 /* start of Transaction */ 664 665 #define MDIODATA_DEV_ADDR 0x0 /* dev address for serdes */ 666 #define MDIODATA_BLK_ADDR 0x1F /* blk address for serdes */ 667 668 /* MDIO control/wrData/rdData register defines for PCIE Gen 2 */ 669 #define MDIOCTL2_DIVISOR_MASK 0x7f /* clock to be used on MDIO */ 670 #define MDIOCTL2_DIVISOR_VAL 0x2 671 #define MDIOCTL2_REGADDR_SHF 8 /* Regaddr shift */ 672 #define MDIOCTL2_REGADDR_MASK 0x00FFFF00 /* Regaddr Mask */ 673 #define MDIOCTL2_DEVADDR_SHF 24 /* Physmedia devaddr shift */ 674 #define MDIOCTL2_DEVADDR_MASK 0x0f000000 /* Physmedia devaddr Mask */ 675 #define MDIOCTL2_SLAVE_BYPASS 0x10000000 /* IP slave bypass */ 676 #define MDIOCTL2_READ 0x20000000 /* IP slave bypass */ 677 678 #define MDIODATA2_DONE 0x80000000u /* rd/wr transaction done */ 679 #define MDIODATA2_MASK 0x7FFFFFFF /* rd/wr transaction data */ 680 #define MDIODATA2_DEVADDR_SHF 4 /* Physmedia devaddr shift */ 681 682 /* MDIO devices (SERDES modules) 683 * unlike old pcie cores (rev < 10), rev10 pcie serde organizes registers into a few blocks. 684 * two layers mapping (blockidx, register offset) is required 685 */ 686 #define MDIO_DEV_IEEE0 0x000 687 #define MDIO_DEV_IEEE1 0x001 688 #define MDIO_DEV_BLK0 0x800 689 #define MDIO_DEV_BLK1 0x801 690 #define MDIO_DEV_BLK2 0x802 691 #define MDIO_DEV_BLK3 0x803 692 #define MDIO_DEV_BLK4 0x804 693 #define MDIO_DEV_TXPLL 0x808 /* TXPLL register block idx */ 694 #define MDIO_DEV_TXCTRL0 0x820 695 #define MDIO_DEV_SERDESID 0x831 696 #define MDIO_DEV_RXCTRL0 0x840 697 698 /* XgxsBlk1_A Register Offsets */ 699 #define BLK1_PWR_MGMT0 0x16 700 #define BLK1_PWR_MGMT1 0x17 701 #define BLK1_PWR_MGMT2 0x18 702 #define BLK1_PWR_MGMT3 0x19 703 #define BLK1_PWR_MGMT4 0x1A 704 705 /* serdes regs (rev < 10) */ 706 #define MDIODATA_DEV_PLL 0x1d /* SERDES PLL Dev */ 707 #define MDIODATA_DEV_TX 0x1e /* SERDES TX Dev */ 708 #define MDIODATA_DEV_RX 0x1f /* SERDES RX Dev */ 709 /* SERDES RX registers */ 710 #define SERDES_RX_CTRL 1 /* Rx cntrl */ 711 #define SERDES_RX_TIMER1 2 /* Rx Timer1 */ 712 #define SERDES_RX_CDR 6 /* CDR */ 713 #define SERDES_RX_CDRBW 7 /* CDR BW */ 714 715 /* SERDES RX control register */ 716 #define SERDES_RX_CTRL_FORCE 0x80 /* rxpolarity_force */ 717 #define SERDES_RX_CTRL_POLARITY 0x40 /* rxpolarity_value */ 718 719 /* SERDES PLL registers */ 720 #define SERDES_PLL_CTRL 1 /* PLL control reg */ 721 #define PLL_CTRL_FREQDET_EN 0x4000 /* bit 14 is FREQDET on */ 722 723 /* Power management threshold */ 724 #define PCIE_L0THRESHOLDTIME_MASK 0xFF00u /* bits 0 - 7 */ 725 #define PCIE_L1THRESHOLDTIME_MASK 0xFF00u /* bits 8 - 15 */ 726 #define PCIE_L1THRESHOLDTIME_SHIFT 8 /* PCIE_L1THRESHOLDTIME_SHIFT */ 727 #define PCIE_L1THRESHOLD_WARVAL 0x72 /* WAR value */ 728 #define PCIE_ASPMTIMER_EXTEND 0x01000000 /* > rev7: enable extend ASPM timer */ 729 730 /* SPROM offsets */ 731 #define SRSH_ASPM_OFFSET 4 /* word 4 */ 732 #define SRSH_ASPM_ENB 0x18 /* bit 3, 4 */ 733 #define SRSH_ASPM_L1_ENB 0x10 /* bit 4 */ 734 #define SRSH_ASPM_L0s_ENB 0x8 /* bit 3 */ 735 #define SRSH_PCIE_MISC_CONFIG 5 /* word 5 */ 736 #define SRSH_L23READY_EXIT_NOPERST 0x8000u /* bit 15 */ 737 #define SRSH_CLKREQ_OFFSET_REV5 20 /* word 20 for srom rev <= 5 */ 738 #define SRSH_CLKREQ_OFFSET_REV8 52 /* word 52 for srom rev 8 */ 739 #define SRSH_CLKREQ_ENB 0x0800 /* bit 11 */ 740 #define SRSH_BD_OFFSET 6 /* word 6 */ 741 #define SRSH_AUTOINIT_OFFSET 18 /* auto initialization enable */ 742 743 /* PCI Capability ID's 744 * Reference include/linux/pci_regs.h 745 * #define PCI_CAP_LIST_ID 0 // Capability ID 746 * #define PCI_CAP_ID_PM 0x01 // Power Management 747 * #define PCI_CAP_ID_AGP 0x02 // Accelerated Graphics Port 748 * #define PCI_CAP_ID_VPD 0x03 // Vital Product Data 749 * #define PCI_CAP_ID_SLOTID 0x04 // Slot Identification 750 * #define PCI_CAP_ID_MSI 0x05 // Message Signalled Interrupts 751 * #define PCI_CAP_ID_CHSWP 0x06 // CompactPCI HotSwap 752 * #define PCI_CAP_ID_PCIX 0x07 // PCI-X 753 * #define PCI_CAP_ID_HT 0x08 // HyperTransport 754 * #define PCI_CAP_ID_VNDR 0x09 // Vendor-Specific 755 * #define PCI_CAP_ID_DBG 0x0A // Debug port 756 * #define PCI_CAP_ID_CCRC 0x0B // CompactPCI Central Resource Control 757 * #define PCI_CAP_ID_SHPC 0x0C // PCI Standard Hot-Plug Controller 758 * #define PCI_CAP_ID_SSVID 0x0D // Bridge subsystem vendor/device ID 759 * #define PCI_CAP_ID_AGP3 0x0E // AGP Target PCI-PCI bridge 760 * #define PCI_CAP_ID_SECDEV 0x0F // Secure Device 761 * #define PCI_CAP_ID_MSIX 0x11 // MSI-X 762 * #define PCI_CAP_ID_SATA 0x12 // SATA Data/Index Conf. 763 * #define PCI_CAP_ID_AF 0x13 // PCI Advanced Features 764 * #define PCI_CAP_ID_EA 0x14 // PCI Enhanced Allocation 765 * #define PCI_CAP_ID_MAX PCI_CAP_ID_EA 766 */ 767 768 #define PCIE_CAP_ID_EXP 0x10 // PCI Express 769 770 /* PCIe Capabilities Offsets 771 * Reference include/linux/pci_regs.h 772 * #define PCIE_CAP_FLAGS 2 // Capabilities register 773 * #define PCIE_CAP_DEVCAP 4 // Device capabilities 774 * #define PCIE_CAP_DEVCTL 8 // Device Control 775 * #define PCIE_CAP_DEVSTA 10 // Device Status 776 * #define PCIE_CAP_LNKCAP 12 // Link Capabilities 777 * #define PCIE_CAP_LNKCTL 16 // Link Control 778 * #define PCIE_CAP_LNKSTA 18 // Link Status 779 * #define PCI_CAP_EXP_ENDPOINT_SIZEOF_V1 20 // v1 endpoints end here 780 * #define PCIE_CAP_SLTCAP 20 // Slot Capabilities 781 * #define PCIE_CAP_SLTCTL 24 // Slot Control 782 * #define PCIE_CAP_SLTSTA 26 // Slot Status 783 * #define PCIE_CAP_RTCTL 28 // Root Control 784 * #define PCIE_CAP_RTCAP 30 // Root Capabilities 785 * #define PCIE_CAP_RTSTA 32 // Root Status 786 */ 787 788 /* Linkcapability reg offset in PCIE Cap */ 789 #define PCIE_CAP_LINKCAP_OFFSET 12 /* linkcap offset in pcie cap */ 790 #define PCIE_CAP_LINKCAP_LNKSPEED_MASK 0xf /* Supported Link Speeds */ 791 #define PCIE_CAP_LINKCAP_GEN2 0x2 /* Value for GEN2 */ 792 793 /* Uc_Err reg offset in AER Cap */ 794 #define PCIE_EXTCAP_ID_ERR 0x01 /* Advanced Error Reporting */ 795 #define PCIE_EXTCAP_AER_UCERR_OFFSET 4 /* Uc_Err reg offset in AER Cap */ 796 #define PCIE_EXTCAP_ERR_HEADER_LOG_0 28 797 #define PCIE_EXTCAP_ERR_HEADER_LOG_1 32 798 #define PCIE_EXTCAP_ERR_HEADER_LOG_2 36 799 #define PCIE_EXTCAP_ERR_HEADER_LOG_3 40 800 801 /* L1SS reg offset in L1SS Ext Cap */ 802 #define PCIE_EXTCAP_ID_L1SS 0x1e /* PCI Express L1 PM Substates Capability */ 803 #define PCIE_EXTCAP_L1SS_CAP_OFFSET 4 /* L1SSCap reg offset in L1SS Cap */ 804 #define PCIE_EXTCAP_L1SS_CONTROL_OFFSET 8 /* L1SSControl reg offset in L1SS Cap */ 805 #define PCIE_EXTCAP_L1SS_CONTROL2_OFFSET 0xc /* L1SSControl reg offset in L1SS Cap */ 806 807 /* Linkcontrol reg offset in PCIE Cap */ 808 #define PCIE_CAP_LINKCTRL_OFFSET 16 /* linkctrl offset in pcie cap */ 809 #define PCIE_CAP_LCREG_ASPML0s 0x01 /* ASPM L0s in linkctrl */ 810 #define PCIE_CAP_LCREG_ASPML1 0x02 /* ASPM L1 in linkctrl */ 811 #define PCIE_CLKREQ_ENAB 0x100 /* CLKREQ Enab in linkctrl */ 812 #define PCIE_LINKSPEED_MASK 0xF0000u /* bits 0 - 3 of high word */ 813 #define PCIE_LINKSPEED_SHIFT 16 /* PCIE_LINKSPEED_SHIFT */ 814 815 /* Devcontrol reg offset in PCIE Cap */ 816 #define PCIE_CAP_DEVCTRL_OFFSET 8 /* devctrl offset in pcie cap */ 817 #define PCIE_CAP_DEVCTRL_MRRS_MASK 0x7000 /* Max read request size mask */ 818 #define PCIE_CAP_DEVCTRL_MRRS_SHIFT 12 /* Max read request size shift */ 819 #define PCIE_CAP_DEVCTRL_MRRS_128B 0 /* 128 Byte */ 820 #define PCIE_CAP_DEVCTRL_MRRS_256B 1 /* 256 Byte */ 821 #define PCIE_CAP_DEVCTRL_MRRS_512B 2 /* 512 Byte */ 822 #define PCIE_CAP_DEVCTRL_MRRS_1024B 3 /* 1024 Byte */ 823 #define PCIE_CAP_DEVCTRL_MPS_MASK 0x00e0 /* Max payload size mask */ 824 #define PCIE_CAP_DEVCTRL_MPS_SHIFT 5 /* Max payload size shift */ 825 #define PCIE_CAP_DEVCTRL_MPS_128B 0 /* 128 Byte */ 826 #define PCIE_CAP_DEVCTRL_MPS_256B 1 /* 256 Byte */ 827 #define PCIE_CAP_DEVCTRL_MPS_512B 2 /* 512 Byte */ 828 #define PCIE_CAP_DEVCTRL_MPS_1024B 3 /* 1024 Byte */ 829 830 #define PCIE_ASPM_CTRL_MASK 3 /* bit 0 and 1 */ 831 #define PCIE_ASPM_ENAB 3 /* ASPM L0s & L1 in linkctrl */ 832 #define PCIE_ASPM_L1_ENAB 2 /* ASPM L0s & L1 in linkctrl */ 833 #define PCIE_ASPM_L0s_ENAB 1 /* ASPM L0s & L1 in linkctrl */ 834 #define PCIE_ASPM_DISAB 0 /* ASPM L0s & L1 in linkctrl */ 835 836 #define PCIE_ASPM_L11_ENAB 8 /* ASPM L1.1 in PML1_sub_control2 */ 837 #define PCIE_ASPM_L12_ENAB 4 /* ASPM L1.2 in PML1_sub_control2 */ 838 839 #define PCIE_EXT_L1SS_MASK 0xf /* Bits [3:0] of L1SSControl 0x248 */ 840 #define PCIE_EXT_L1SS_ENAB 0xf /* Bits [3:0] of L1SSControl 0x248 */ 841 842 /* NumMsg and NumMsgEn in PCIE MSI Cap */ 843 #define MSICAP_NUM_MSG_SHF 17 844 #define MSICAP_NUM_MSG_MASK (0x7 << MSICAP_NUM_MSG_SHF) 845 #define MSICAP_NUM_MSG_EN_SHF 20 846 #define MSICAP_NUM_MSG_EN_MASK (0x7 << MSICAP_NUM_MSG_EN_SHF) 847 848 /* Devcontrol2 reg offset in PCIE Cap */ 849 #define PCIE_CAP_DEVCTRL2_OFFSET 0x28 /* devctrl2 offset in pcie cap */ 850 #define PCIE_CAP_DEVCTRL2_LTR_ENAB_MASK 0x400 /* Latency Tolerance Reporting Enable */ 851 #define PCIE_CAP_DEVCTRL2_OBFF_ENAB_SHIFT 13 /* Enable OBFF mechanism, select signaling method */ 852 #define PCIE_CAP_DEVCTRL2_OBFF_ENAB_MASK 0x6000 /* Enable OBFF mechanism, select signaling method */ 853 854 /* LTR registers in PCIE Cap */ 855 #define PCIE_LTR0_REG_OFFSET 0x844u /* ltr0_reg offset in pcie cap */ 856 #define PCIE_LTR1_REG_OFFSET 0x848u /* ltr1_reg offset in pcie cap */ 857 #define PCIE_LTR2_REG_OFFSET 0x84cu /* ltr2_reg offset in pcie cap */ 858 #define PCIE_LTR0_REG_DEFAULT_60 0x883c883cu /* active latency default to 60usec */ 859 #define PCIE_LTR0_REG_DEFAULT_150 0x88968896u /* active latency default to 150usec */ 860 #define PCIE_LTR1_REG_DEFAULT 0x88648864u /* idle latency default to 100usec */ 861 #define PCIE_LTR2_REG_DEFAULT 0x90039003u /* sleep latency default to 3msec */ 862 #define PCIE_LTR_LAT_VALUE_MASK 0x3FF /* LTR Latency mask */ 863 #define PCIE_LTR_LAT_SCALE_SHIFT 10 /* LTR Scale shift */ 864 #define PCIE_LTR_LAT_SCALE_MASK 0x1C00 /* LTR Scale mask */ 865 #define PCIE_LTR_SNOOP_REQ_SHIFT 15 /* LTR SNOOP REQ shift */ 866 #define PCIE_LTR_SNOOP_REQ_MASK 0x8000 /* LTR SNOOP REQ mask */ 867 868 /* Status reg PCIE_PLP_STATUSREG */ 869 #define PCIE_PLP_POLARITYINV_STAT 0x10 870 871 /* PCIE BRCM Vendor CAP REVID reg bits */ 872 #define BRCMCAP_PCIEREV_CT_MASK 0xF00u 873 #define BRCMCAP_PCIEREV_CT_SHIFT 8u 874 #define BRCMCAP_PCIEREV_REVID_MASK 0xFFu 875 #define BRCMCAP_PCIEREV_REVID_SHIFT 0 876 877 #define PCIE_REVREG_CT_PCIE1 0 878 #define PCIE_REVREG_CT_PCIE2 1 879 880 /* PCIE GEN2 specific defines */ 881 /* PCIE BRCM Vendor Cap offsets w.r.t to vendor cap ptr */ 882 #define PCIE2R0_BRCMCAP_REVID_OFFSET 4 883 #define PCIE2R0_BRCMCAP_BAR0_WIN0_WRAP_OFFSET 8 884 #define PCIE2R0_BRCMCAP_BAR0_WIN2_OFFSET 12 885 #define PCIE2R0_BRCMCAP_BAR0_WIN2_WRAP_OFFSET 16 886 #define PCIE2R0_BRCMCAP_BAR0_WIN_OFFSET 20 887 #define PCIE2R0_BRCMCAP_BAR1_WIN_OFFSET 24 888 #define PCIE2R0_BRCMCAP_SPROM_CTRL_OFFSET 28 889 #define PCIE2R0_BRCMCAP_BAR2_WIN_OFFSET 32 890 #define PCIE2R0_BRCMCAP_INTSTATUS_OFFSET 36 891 #define PCIE2R0_BRCMCAP_INTMASK_OFFSET 40 892 #define PCIE2R0_BRCMCAP_PCIE2SB_MB_OFFSET 44 893 #define PCIE2R0_BRCMCAP_BPADDR_OFFSET 48 894 #define PCIE2R0_BRCMCAP_BPDATA_OFFSET 52 895 #define PCIE2R0_BRCMCAP_CLKCTLSTS_OFFSET 56 896 897 /* definition of configuration space registers of PCIe gen2 898 * http://hwnbu-twiki.sj.broadcom.com/twiki/pub/Mwgroup/CurrentPcieGen2ProgramGuide/pcie_ep.htm 899 */ 900 #define PCIECFGREG_STATUS_CMD 0x4 901 #define PCIECFGREG_PM_CSR 0x4C 902 #define PCIECFGREG_MSI_CAP 0x58 903 #define PCIECFGREG_MSI_ADDR_L 0x5C 904 #define PCIECFGREG_MSI_ADDR_H 0x60 905 #define PCIECFGREG_MSI_DATA 0x64 906 #define PCIECFGREG_SPROM_CTRL 0x88 907 #define PCIECFGREG_LINK_STATUS_CTRL 0xBCu 908 #define PCIECFGREG_LINK_STATUS_CTRL2 0xDCu 909 #define PCIECFGREG_DEV_STATUS_CTRL 0xB4u 910 #define PCIECFGGEN_DEV_STATUS_CTRL2 0xD4 911 #define PCIECFGREG_RBAR_CTRL 0x228 912 #define PCIECFGREG_PML1_SUB_CTRL1 0x248 913 #define PCIECFGREG_PML1_SUB_CTRL2 0x24C 914 #define PCIECFGREG_REG_BAR2_CONFIG 0x4E0 915 #define PCIECFGREG_REG_BAR3_CONFIG 0x4F4 916 #define PCIECFGREG_PDL_CTRL1 0x1004 917 #define PCIECFGREG_PDL_IDDQ 0x1814 918 #define PCIECFGREG_REG_PHY_CTL7 0x181c 919 #define PCIECFGREG_PHY_DBG_CLKREQ0 0x1E10 920 #define PCIECFGREG_PHY_DBG_CLKREQ1 0x1E14 921 #define PCIECFGREG_PHY_DBG_CLKREQ2 0x1E18 922 #define PCIECFGREG_PHY_DBG_CLKREQ3 0x1E1C 923 #define PCIECFGREG_PHY_LTSSM_HIST_0 0x1CEC 924 #define PCIECFGREG_PHY_LTSSM_HIST_1 0x1CF0 925 #define PCIECFGREG_PHY_LTSSM_HIST_2 0x1CF4 926 #define PCIECFGREG_PHY_LTSSM_HIST_3 0x1CF8 927 #define PCIECFGREG_TREFUP 0x1814 928 #define PCIECFGREG_TREFUP_EXT 0x1818 929 930 /* PCIECFGREG_PML1_SUB_CTRL1 Bit Definition */ 931 #define PCI_PM_L1_2_ENA_MASK 0x00000001 /* PCI-PM L1.2 Enabled */ 932 #define PCI_PM_L1_1_ENA_MASK 0x00000002 /* PCI-PM L1.1 Enabled */ 933 #define ASPM_L1_2_ENA_MASK 0x00000004 /* ASPM L1.2 Enabled */ 934 #define ASPM_L1_1_ENA_MASK 0x00000008 /* ASPM L1.1 Enabled */ 935 936 /* PCIe gen2 mailbox interrupt masks */ 937 #define I_MB 0x3 938 #define I_BIT0 0x1 939 #define I_BIT1 0x2 940 941 /* PCIE gen2 config regs */ 942 #define PCIIntstatus 0x090 943 #define PCIIntmask 0x094 944 #define PCISBMbx 0x98 945 946 /* enumeration Core regs */ 947 #define PCIH2D_MailBox 0x140 948 #define PCIH2D_DB1 0x144 949 #define PCID2H_MailBox 0x148 950 #define PCIH2D_MailBox_1 0x150 /* for dma channel1 */ 951 #define PCIH2D_DB1_1 0x154 952 #define PCID2H_MailBox_1 0x158 953 #define PCIH2D_MailBox_2 0x160 /* for dma channel2 which will be used for Implicit DMA */ 954 #define PCIH2D_DB1_2 0x164 955 #define PCID2H_MailBox_2 0x168 956 #define PCIE_CLK_CTRL 0x1E0 957 #define PCIE_PWR_CTRL 0x1E8 958 959 #define PCIControl(rev) (REV_GE_64(rev) ? 0xC00 : 0x00) 960 /* for corerev < 64 idma_en is in PCIControl regsiter */ 961 #define IDMAControl(rev) (REV_GE_64(rev) ? 0x480 : 0x00) 962 #define PCIMailBoxInt(rev) (REV_GE_64(rev) ? 0xC30 : 0x48) 963 #define PCIMailBoxMask(rev) (REV_GE_64(rev) ? 0xC34 : 0x4C) 964 #define PCIFunctionIntstatus(rev) (REV_GE_64(rev) ? 0xC10 : 0x20) 965 #define PCIFunctionIntmask(rev) (REV_GE_64(rev) ? 0xC14 : 0x24) 966 #define PCIPowerIntstatus(rev) (REV_GE_64(rev) ? 0xC18 : 0x1A4) 967 #define PCIPowerIntmask(rev) (REV_GE_64(rev) ? 0xC1C : 0x1A8) 968 #define PCIDARClkCtl(rev) (REV_GE_64(rev) ? 0xA08 : 0xAE0) 969 #define PCIDARPwrCtl(rev) (REV_GE_64(rev) ? 0xA0C : 0xAE8) 970 #define PCIDARFunctionIntstatus(rev) (REV_GE_64(rev) ? 0xA10 : 0xA20) 971 #define PCIDARH2D_DB0(rev) (REV_GE_64(rev) ? 0xA20 : 0xA28) 972 #define PCIDARErrlog(rev) (REV_GE_64(rev) ? 0xA60 : 0xA40) 973 #define PCIDARErrlog_Addr(rev) (REV_GE_64(rev) ? 0xA64 : 0xA44) 974 #define PCIDARMailboxint(rev) (REV_GE_64(rev) ? 0xA68 : 0xA48) 975 976 #define PCIMSIVecAssign 0x58 977 978 /* HMAP Registers */ 979 /* base of all HMAP window registers */ 980 #define PCI_HMAP_WINDOW_BASE(rev) (REV_GE_64(rev) ? 0x580u : 0x540u) 981 #define PCI_HMAP_VIOLATION_ADDR_L(rev) (REV_GE_64(rev) ? 0x600u : 0x5C0u) 982 #define PCI_HMAP_VIOLATION_ADDR_U(rev) (REV_GE_64(rev) ? 0x604u : 0x5C4u) 983 #define PCI_HMAP_VIOLATION_INFO(rev) (REV_GE_64(rev) ? 0x608u : 0x5C8u) 984 #define PCI_HMAP_WINDOW_CONFIG(rev) (REV_GE_64(rev) ? 0x610u : 0x5D0u) 985 #define PCI_HMAP_NWINDOWS_SHIFT 8 986 #define PCI_HMAP_NWINDOWS_MASK 0x0000ff00 /* bits 8:15 */ 987 988 #define I_F0_B0 (0x1 << 8) /* Mail box interrupt Function 0 interrupt, bit 0 */ 989 #define I_F0_B1 (0x1 << 9) /* Mail box interrupt Function 0 interrupt, bit 1 */ 990 991 #define PCIECFGREG_DEVCONTROL 0xB4 992 #define PCIECFGREG_BASEADDR0 0x10 993 #define PCIECFGREG_BASEADDR1 0x18 994 #define PCIECFGREG_DEVCONTROL_MRRS_SHFT 12 995 #define PCIECFGREG_DEVCONTROL_MRRS_MASK (0x7 << PCIECFGREG_DEVCONTROL_MRRS_SHFT) 996 #define PCIECFGREG_DEVCTRL_MPS_SHFT 5 997 #define PCIECFGREG_DEVCTRL_MPS_MASK (0x7 << PCIECFGREG_DEVCTRL_MPS_SHFT) 998 #define PCIECFGREG_PM_CSR_STATE_MASK 0x00000003 999 #define PCIECFGREG_PM_CSR_STATE_D0 0 1000 #define PCIECFGREG_PM_CSR_STATE_D1 1 1001 #define PCIECFGREG_PM_CSR_STATE_D2 2 1002 #define PCIECFGREG_PM_CSR_STATE_D3_HOT 3 1003 #define PCIECFGREG_PM_CSR_STATE_D3_COLD 4 1004 1005 /* Direct Access regs */ 1006 #define DAR_ERRADDR(rev) (REV_GE_64(rev) ? \ 1007 OFFSETOF(sbpcieregs_t, u1.dar_64.erraddr) : \ 1008 OFFSETOF(sbpcieregs_t, u1.dar.erraddr)) 1009 #define DAR_ERRLOG(rev) (REV_GE_64(rev) ? \ 1010 OFFSETOF(sbpcieregs_t, u1.dar_64.errlog) : \ 1011 OFFSETOF(sbpcieregs_t, u1.dar.errlog)) 1012 #define DAR_PCIH2D_DB0_0(rev) (REV_GE_64(rev) ? \ 1013 OFFSETOF(sbpcieregs_t, u1.dar_64.h2d_db_0_0) : \ 1014 OFFSETOF(sbpcieregs_t, u1.dar.h2d_db_0_0)) 1015 #define DAR_PCIH2D_DB0_1(rev) (REV_GE_64(rev) ? \ 1016 OFFSETOF(sbpcieregs_t, u1.dar_64.h2d_db_0_1) : \ 1017 OFFSETOF(sbpcieregs_t, u1.dar.h2d_db_0_1)) 1018 #define DAR_PCIH2D_DB1_0(rev) (REV_GE_64(rev) ? \ 1019 OFFSETOF(sbpcieregs_t, u1.dar_64.h2d_db_1_0) : \ 1020 OFFSETOF(sbpcieregs_t, u1.dar.h2d_db_1_0)) 1021 #define DAR_PCIH2D_DB1_1(rev) (REV_GE_64(rev) ? \ 1022 OFFSETOF(sbpcieregs_t, u1.dar_64.h2d_db_1_1) : \ 1023 OFFSETOF(sbpcieregs_t, u1.dar.h2d_db_1_1)) 1024 #define DAR_PCIH2D_DB2_0(rev) (REV_GE_64(rev) ? \ 1025 OFFSETOF(sbpcieregs_t, u1.dar_64.h2d_db_2_0) : \ 1026 OFFSETOF(sbpcieregs_t, u1.dar.h2d_db_2_0)) 1027 #define DAR_PCIH2D_DB2_1(rev) (REV_GE_64(rev) ? \ 1028 OFFSETOF(sbpcieregs_t, u1.dar_64.h2d_db_2_1) : \ 1029 OFFSETOF(sbpcieregs_t, u1.dar.h2d_db_2_1)) 1030 #define DAR_PCIH2D_DB3_0(rev) OFFSETOF(sbpcieregs_t, u1.dar_64.h2d_db_3_0) 1031 #define DAR_PCIH2D_DB3_1(rev) OFFSETOF(sbpcieregs_t, u1.dar_64.h2d_db_3_1) 1032 #define DAR_PCIH2D_DB4_0(rev) OFFSETOF(sbpcieregs_t, u1.dar_64.h2d_db_4_0) 1033 #define DAR_PCIH2D_DB4_1(rev) OFFSETOF(sbpcieregs_t, u1.dar_64.h2d_db_4_1) 1034 #define DAR_PCIH2D_DB5_0(rev) OFFSETOF(sbpcieregs_t, u1.dar_64.h2d_db_5_0) 1035 #define DAR_PCIH2D_DB5_1(rev) OFFSETOF(sbpcieregs_t, u1.dar_64.h2d_db_5_1) 1036 #define DAR_PCIH2D_DB6_0(rev) OFFSETOF(sbpcieregs_t, u1.dar_64.h2d_db_6_0) 1037 #define DAR_PCIH2D_DB6_1(rev) OFFSETOF(sbpcieregs_t, u1.dar_64.h2d_db_6_1) 1038 #define DAR_PCIH2D_DB7_0(rev) OFFSETOF(sbpcieregs_t, u1.dar_64.h2d_db_7_0) 1039 #define DAR_PCIH2D_DB7_1(rev) OFFSETOF(sbpcieregs_t, u1.dar_64.h2d_db_7_1) 1040 1041 #define DAR_PCIMailBoxInt(rev) (REV_GE_64(rev) ? \ 1042 OFFSETOF(sbpcieregs_t, u1.dar_64.mbox_int) : \ 1043 OFFSETOF(sbpcieregs_t, u1.dar.mbox_int)) 1044 #define DAR_PCIE_PWR_CTRL(rev) (REV_GE_64(rev) ? \ 1045 OFFSETOF(sbpcieregs_t, u1.dar_64.powerctl) : \ 1046 OFFSETOF(sbpcieregs_t, u1.dar.powerctl)) 1047 #define DAR_CLK_CTRL(rev) (REV_GE_64(rev) ? \ 1048 OFFSETOF(sbpcieregs_t, u1.dar_64.clk_ctl_st) : \ 1049 OFFSETOF(sbpcieregs_t, u1.dar.clk_ctl_st)) 1050 #define DAR_INTSTAT(rev) (REV_GE_64(rev) ? \ 1051 OFFSETOF(sbpcieregs_t, u1.dar_64.intstatus) : \ 1052 OFFSETOF(sbpcieregs_t, u1.dar.intstatus)) 1053 1054 #define DAR_FIS_CTRL(rev) OFFSETOF(sbpcieregs_t, u1.dar_64.fis_ctrl) 1055 1056 #define DAR_FIS_START_SHIFT 0u 1057 #define DAR_FIS_START_MASK (1u << DAR_FIS_START_SHIFT) 1058 1059 #define PCIE_PWR_REQ_PCIE (0x1 << 8) 1060 1061 /* SROM hardware region */ 1062 #define SROM_OFFSET_BAR1_CTRL 52 1063 1064 #define BAR1_ENC_SIZE_MASK 0x000e 1065 #define BAR1_ENC_SIZE_SHIFT 1 1066 1067 #define BAR1_ENC_SIZE_1M 0 1068 #define BAR1_ENC_SIZE_2M 1 1069 #define BAR1_ENC_SIZE_4M 2 1070 1071 #define PCIEGEN2_CAP_DEVSTSCTRL2_OFFSET 0xD4 1072 #define PCIEGEN2_CAP_DEVSTSCTRL2_LTRENAB 0x400 1073 1074 /* 1075 * Latency Tolerance Reporting (LTR) states 1076 * Active has the least tolerant latency requirement 1077 * Sleep is most tolerant 1078 */ 1079 #define LTR_ACTIVE 2 1080 #define LTR_ACTIVE_IDLE 1 1081 #define LTR_SLEEP 0 1082 #define LTR_FINAL_MASK 0x300 1083 #define LTR_FINAL_SHIFT 8 1084 1085 /* pwrinstatus, pwrintmask regs */ 1086 #define PCIEGEN2_PWRINT_D0_STATE_SHIFT 0 1087 #define PCIEGEN2_PWRINT_D1_STATE_SHIFT 1 1088 #define PCIEGEN2_PWRINT_D2_STATE_SHIFT 2 1089 #define PCIEGEN2_PWRINT_D3_STATE_SHIFT 3 1090 #define PCIEGEN2_PWRINT_L0_LINK_SHIFT 4 1091 #define PCIEGEN2_PWRINT_L0s_LINK_SHIFT 5 1092 #define PCIEGEN2_PWRINT_L1_LINK_SHIFT 6 1093 #define PCIEGEN2_PWRINT_L2_L3_LINK_SHIFT 7 1094 #define PCIEGEN2_PWRINT_OBFF_CHANGE_SHIFT 8 1095 1096 #define PCIEGEN2_PWRINT_D0_STATE_MASK (1 << PCIEGEN2_PWRINT_D0_STATE_SHIFT) 1097 #define PCIEGEN2_PWRINT_D1_STATE_MASK (1 << PCIEGEN2_PWRINT_D1_STATE_SHIFT) 1098 #define PCIEGEN2_PWRINT_D2_STATE_MASK (1 << PCIEGEN2_PWRINT_D2_STATE_SHIFT) 1099 #define PCIEGEN2_PWRINT_D3_STATE_MASK (1 << PCIEGEN2_PWRINT_D3_STATE_SHIFT) 1100 #define PCIEGEN2_PWRINT_L0_LINK_MASK (1 << PCIEGEN2_PWRINT_L0_LINK_SHIFT) 1101 #define PCIEGEN2_PWRINT_L0s_LINK_MASK (1 << PCIEGEN2_PWRINT_L0s_LINK_SHIFT) 1102 #define PCIEGEN2_PWRINT_L1_LINK_MASK (1 << PCIEGEN2_PWRINT_L1_LINK_SHIFT) 1103 #define PCIEGEN2_PWRINT_L2_L3_LINK_MASK (1 << PCIEGEN2_PWRINT_L2_L3_LINK_SHIFT) 1104 #define PCIEGEN2_PWRINT_OBFF_CHANGE_MASK (1 << PCIEGEN2_PWRINT_OBFF_CHANGE_SHIFT) 1105 1106 /* sbtopcie mail box */ 1107 #define SBTOPCIE_MB_FUNC0_SHIFT 8 1108 #define SBTOPCIE_MB_FUNC1_SHIFT 10 1109 #define SBTOPCIE_MB_FUNC2_SHIFT 12 1110 #define SBTOPCIE_MB_FUNC3_SHIFT 14 1111 1112 #define SBTOPCIE_MB1_FUNC0_SHIFT 9 1113 #define SBTOPCIE_MB1_FUNC1_SHIFT 11 1114 #define SBTOPCIE_MB1_FUNC2_SHIFT 13 1115 #define SBTOPCIE_MB1_FUNC3_SHIFT 15 1116 1117 /* pcieiocstatus */ 1118 #define PCIEGEN2_IOC_D0_STATE_SHIFT 8 1119 #define PCIEGEN2_IOC_D1_STATE_SHIFT 9 1120 #define PCIEGEN2_IOC_D2_STATE_SHIFT 10 1121 #define PCIEGEN2_IOC_D3_STATE_SHIFT 11 1122 #define PCIEGEN2_IOC_L0_LINK_SHIFT 12 1123 #define PCIEGEN2_IOC_L1_LINK_SHIFT 13 1124 #define PCIEGEN2_IOC_L1L2_LINK_SHIFT 14 1125 #define PCIEGEN2_IOC_L2_L3_LINK_SHIFT 15 1126 #define PCIEGEN2_IOC_BME_SHIFT 20 1127 1128 #define PCIEGEN2_IOC_D0_STATE_MASK (1 << PCIEGEN2_IOC_D0_STATE_SHIFT) 1129 #define PCIEGEN2_IOC_D1_STATE_MASK (1 << PCIEGEN2_IOC_D1_STATE_SHIFT) 1130 #define PCIEGEN2_IOC_D2_STATE_MASK (1 << PCIEGEN2_IOC_D2_STATE_SHIFT) 1131 #define PCIEGEN2_IOC_D3_STATE_MASK (1 << PCIEGEN2_IOC_D3_STATE_SHIFT) 1132 #define PCIEGEN2_IOC_L0_LINK_MASK (1 << PCIEGEN2_IOC_L0_LINK_SHIFT) 1133 #define PCIEGEN2_IOC_L1_LINK_MASK (1 << PCIEGEN2_IOC_L1_LINK_SHIFT) 1134 #define PCIEGEN2_IOC_L1L2_LINK_MASK (1 << PCIEGEN2_IOC_L1L2_LINK_SHIFT) 1135 #define PCIEGEN2_IOC_L2_L3_LINK_MASK (1 << PCIEGEN2_IOC_L2_L3_LINK_SHIFT) 1136 #define PCIEGEN2_IOC_BME_MASK (1 << PCIEGEN2_IOC_BME_SHIFT) 1137 1138 /* stat_ctrl */ 1139 #define PCIE_STAT_CTRL_RESET 0x1 1140 #define PCIE_STAT_CTRL_ENABLE 0x2 1141 #define PCIE_STAT_CTRL_INTENABLE 0x4 1142 #define PCIE_STAT_CTRL_INTSTATUS 0x8 1143 1144 /* SPROMControl */ 1145 #define PCIE_BAR1COHERENTACCEN (1 << 8) 1146 #define PCIE_BAR2COHERENTACCEN (1 << 9) 1147 1148 /* cpl_timeout_ctrl_reg */ 1149 #define PCIE_CTO_TO_THRESHOLD_SHIFT 0 1150 #define PCIE_CTO_TO_THRESHHOLD_MASK (0xfffff << PCIE_CTO_TO_THRESHOLD_SHIFT) 1151 1152 #define PCIE_CTO_CLKCHKCNT_SHIFT 24 1153 #define PCIE_CTO_CLKCHKCNT_MASK (0xf << PCIE_CTO_CLKCHKCNT_SHIFT) 1154 1155 #define PCIE_CTO_ENAB_SHIFT 31 1156 #define PCIE_CTO_ENAB_MASK (0x1 << PCIE_CTO_ENAB_SHIFT) 1157 1158 #define PCIE_CTO_TO_THRESH_DEFAULT 0x58000 1159 #define PCIE_CTO_CLKCHKCNT_VAL 0xA 1160 1161 /* ErrLog */ 1162 #define PCIE_SROMRD_ERR_SHIFT 5 1163 #define PCIE_SROMRD_ERR_MASK (0x1 << PCIE_SROMRD_ERR_SHIFT) 1164 1165 #define PCIE_CTO_ERR_SHIFT 8 1166 #define PCIE_CTO_ERR_MASK (0x1 << PCIE_CTO_ERR_SHIFT) 1167 1168 #define PCIE_CTO_ERR_CODE_SHIFT 9 1169 #define PCIE_CTO_ERR_CODE_MASK (0x3 << PCIE_CTO_ERR_CODE_SHIFT) 1170 1171 #define PCIE_BP_CLK_OFF_ERR_SHIFT 12 1172 #define PCIE_BP_CLK_OFF_ERR_MASK (0x1 << PCIE_BP_CLK_OFF_ERR_SHIFT) 1173 1174 #define PCIE_BP_IN_RESET_ERR_SHIFT 13 1175 #define PCIE_BP_IN_RESET_ERR_MASK (0x1 << PCIE_BP_IN_RESET_ERR_SHIFT) 1176 1177 #ifdef BCMDRIVER 1178 void pcie_watchdog_reset(osl_t *osh, si_t *sih, uint32 wd_mask, uint32 wd_val); 1179 void pcie_serdes_iddqdisable(osl_t *osh, si_t *sih, sbpcieregs_t *sbpcieregs); 1180 void pcie_set_trefup_time_100us(si_t *sih); 1181 #endif /* BCMDRIVER */ 1182 1183 /* DMA intstatus and intmask */ 1184 #define I_PC (1 << 10) /* pci descriptor error */ 1185 #define I_PD (1 << 11) /* pci data error */ 1186 #define I_DE (1 << 12) /* descriptor protocol error */ 1187 #define I_RU (1 << 13) /* receive descriptor underflow */ 1188 #define I_RO (1 << 14) /* receive fifo overflow */ 1189 #define I_XU (1 << 15) /* transmit fifo underflow */ 1190 #define I_RI (1 << 16) /* receive interrupt */ 1191 #define I_XI (1 << 24) /* transmit interrupt */ 1192 1193 #endif /* _PCIE_CORE_H */ 1194