; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc < %s -mtriple=x86_64-unknown -mattr=+ssse3 | FileCheck %s --check-prefix=SSSE3 ; RUN: llc < %s -mtriple=x86_64-unknown -mattr=+avx | FileCheck %s --check-prefix=AVX define <8 x i16> @phaddw1(<8 x i16> %x, <8 x i16> %y) { ; SSSE3-LABEL: phaddw1: ; SSSE3: # BB#0: ; SSSE3-NEXT: phaddw %xmm1, %xmm0 ; SSSE3-NEXT: retq ; ; AVX-LABEL: phaddw1: ; AVX: # BB#0: ; AVX-NEXT: vphaddw %xmm1, %xmm0, %xmm0 ; AVX-NEXT: retq %a = shufflevector <8 x i16> %x, <8 x i16> %y, <8 x i32> %b = shufflevector <8 x i16> %x, <8 x i16> %y, <8 x i32> %r = add <8 x i16> %a, %b ret <8 x i16> %r } define <8 x i16> @phaddw2(<8 x i16> %x, <8 x i16> %y) { ; SSSE3-LABEL: phaddw2: ; SSSE3: # BB#0: ; SSSE3-NEXT: phaddw %xmm1, %xmm0 ; SSSE3-NEXT: retq ; ; AVX-LABEL: phaddw2: ; AVX: # BB#0: ; AVX-NEXT: vphaddw %xmm1, %xmm0, %xmm0 ; AVX-NEXT: retq %a = shufflevector <8 x i16> %x, <8 x i16> %y, <8 x i32> %b = shufflevector <8 x i16> %y, <8 x i16> %x, <8 x i32> %r = add <8 x i16> %a, %b ret <8 x i16> %r } define <4 x i32> @phaddd1(<4 x i32> %x, <4 x i32> %y) { ; SSSE3-LABEL: phaddd1: ; SSSE3: # BB#0: ; SSSE3-NEXT: phaddd %xmm1, %xmm0 ; SSSE3-NEXT: retq ; ; AVX-LABEL: phaddd1: ; AVX: # BB#0: ; AVX-NEXT: vphaddd %xmm1, %xmm0, %xmm0 ; AVX-NEXT: retq %a = shufflevector <4 x i32> %x, <4 x i32> %y, <4 x i32> %b = shufflevector <4 x i32> %x, <4 x i32> %y, <4 x i32> %r = add <4 x i32> %a, %b ret <4 x i32> %r } define <4 x i32> @phaddd2(<4 x i32> %x, <4 x i32> %y) { ; SSSE3-LABEL: phaddd2: ; SSSE3: # BB#0: ; SSSE3-NEXT: phaddd %xmm1, %xmm0 ; SSSE3-NEXT: retq ; ; AVX-LABEL: phaddd2: ; AVX: # BB#0: ; AVX-NEXT: vphaddd %xmm1, %xmm0, %xmm0 ; AVX-NEXT: retq %a = shufflevector <4 x i32> %x, <4 x i32> %y, <4 x i32> %b = shufflevector <4 x i32> %y, <4 x i32> %x, <4 x i32> %r = add <4 x i32> %a, %b ret <4 x i32> %r } define <4 x i32> @phaddd3(<4 x i32> %x) { ; SSSE3-LABEL: phaddd3: ; SSSE3: # BB#0: ; SSSE3-NEXT: phaddd %xmm0, %xmm0 ; SSSE3-NEXT: retq ; ; AVX-LABEL: phaddd3: ; AVX: # BB#0: ; AVX-NEXT: vphaddd %xmm0, %xmm0, %xmm0 ; AVX-NEXT: retq %a = shufflevector <4 x i32> %x, <4 x i32> undef, <4 x i32> %b = shufflevector <4 x i32> %x, <4 x i32> undef, <4 x i32> %r = add <4 x i32> %a, %b ret <4 x i32> %r } define <4 x i32> @phaddd4(<4 x i32> %x) { ; SSSE3-LABEL: phaddd4: ; SSSE3: # BB#0: ; SSSE3-NEXT: phaddd %xmm0, %xmm0 ; SSSE3-NEXT: retq ; ; AVX-LABEL: phaddd4: ; AVX: # BB#0: ; AVX-NEXT: vphaddd %xmm0, %xmm0, %xmm0 ; AVX-NEXT: retq %a = shufflevector <4 x i32> %x, <4 x i32> undef, <4 x i32> %b = shufflevector <4 x i32> %x, <4 x i32> undef, <4 x i32> %r = add <4 x i32> %a, %b ret <4 x i32> %r } define <4 x i32> @phaddd5(<4 x i32> %x) { ; SSSE3-LABEL: phaddd5: ; SSSE3: # BB#0: ; SSSE3-NEXT: phaddd %xmm0, %xmm0 ; SSSE3-NEXT: retq ; ; AVX-LABEL: phaddd5: ; AVX: # BB#0: ; AVX-NEXT: vphaddd %xmm0, %xmm0, %xmm0 ; AVX-NEXT: retq %a = shufflevector <4 x i32> %x, <4 x i32> undef, <4 x i32> %b = shufflevector <4 x i32> %x, <4 x i32> undef, <4 x i32> %r = add <4 x i32> %a, %b ret <4 x i32> %r } define <4 x i32> @phaddd6(<4 x i32> %x) { ; SSSE3-LABEL: phaddd6: ; SSSE3: # BB#0: ; SSSE3-NEXT: phaddd %xmm0, %xmm0 ; SSSE3-NEXT: retq ; ; AVX-LABEL: phaddd6: ; AVX: # BB#0: ; AVX-NEXT: vphaddd %xmm0, %xmm0, %xmm0 ; AVX-NEXT: retq %a = shufflevector <4 x i32> %x, <4 x i32> undef, <4 x i32> %b = shufflevector <4 x i32> %x, <4 x i32> undef, <4 x i32> %r = add <4 x i32> %a, %b ret <4 x i32> %r } define <4 x i32> @phaddd7(<4 x i32> %x) { ; SSSE3-LABEL: phaddd7: ; SSSE3: # BB#0: ; SSSE3-NEXT: phaddd %xmm0, %xmm0 ; SSSE3-NEXT: retq ; ; AVX-LABEL: phaddd7: ; AVX: # BB#0: ; AVX-NEXT: vphaddd %xmm0, %xmm0, %xmm0 ; AVX-NEXT: retq %a = shufflevector <4 x i32> %x, <4 x i32> undef, <4 x i32> %b = shufflevector <4 x i32> %x, <4 x i32> undef, <4 x i32> %r = add <4 x i32> %a, %b ret <4 x i32> %r } define <8 x i16> @phsubw1(<8 x i16> %x, <8 x i16> %y) { ; SSSE3-LABEL: phsubw1: ; SSSE3: # BB#0: ; SSSE3-NEXT: phsubw %xmm1, %xmm0 ; SSSE3-NEXT: retq ; ; AVX-LABEL: phsubw1: ; AVX: # BB#0: ; AVX-NEXT: vphsubw %xmm1, %xmm0, %xmm0 ; AVX-NEXT: retq %a = shufflevector <8 x i16> %x, <8 x i16> %y, <8 x i32> %b = shufflevector <8 x i16> %x, <8 x i16> %y, <8 x i32> %r = sub <8 x i16> %a, %b ret <8 x i16> %r } define <4 x i32> @phsubd1(<4 x i32> %x, <4 x i32> %y) { ; SSSE3-LABEL: phsubd1: ; SSSE3: # BB#0: ; SSSE3-NEXT: phsubd %xmm1, %xmm0 ; SSSE3-NEXT: retq ; ; AVX-LABEL: phsubd1: ; AVX: # BB#0: ; AVX-NEXT: vphsubd %xmm1, %xmm0, %xmm0 ; AVX-NEXT: retq %a = shufflevector <4 x i32> %x, <4 x i32> %y, <4 x i32> %b = shufflevector <4 x i32> %x, <4 x i32> %y, <4 x i32> %r = sub <4 x i32> %a, %b ret <4 x i32> %r } define <4 x i32> @phsubd2(<4 x i32> %x) { ; SSSE3-LABEL: phsubd2: ; SSSE3: # BB#0: ; SSSE3-NEXT: phsubd %xmm0, %xmm0 ; SSSE3-NEXT: retq ; ; AVX-LABEL: phsubd2: ; AVX: # BB#0: ; AVX-NEXT: vphsubd %xmm0, %xmm0, %xmm0 ; AVX-NEXT: retq %a = shufflevector <4 x i32> %x, <4 x i32> undef, <4 x i32> %b = shufflevector <4 x i32> %x, <4 x i32> undef, <4 x i32> %r = sub <4 x i32> %a, %b ret <4 x i32> %r } define <4 x i32> @phsubd3(<4 x i32> %x) { ; SSSE3-LABEL: phsubd3: ; SSSE3: # BB#0: ; SSSE3-NEXT: phsubd %xmm0, %xmm0 ; SSSE3-NEXT: retq ; ; AVX-LABEL: phsubd3: ; AVX: # BB#0: ; AVX-NEXT: vphsubd %xmm0, %xmm0, %xmm0 ; AVX-NEXT: retq %a = shufflevector <4 x i32> %x, <4 x i32> undef, <4 x i32> %b = shufflevector <4 x i32> %x, <4 x i32> undef, <4 x i32> %r = sub <4 x i32> %a, %b ret <4 x i32> %r } define <4 x i32> @phsubd4(<4 x i32> %x) { ; SSSE3-LABEL: phsubd4: ; SSSE3: # BB#0: ; SSSE3-NEXT: phsubd %xmm0, %xmm0 ; SSSE3-NEXT: retq ; ; AVX-LABEL: phsubd4: ; AVX: # BB#0: ; AVX-NEXT: vphsubd %xmm0, %xmm0, %xmm0 ; AVX-NEXT: retq %a = shufflevector <4 x i32> %x, <4 x i32> undef, <4 x i32> %b = shufflevector <4 x i32> %x, <4 x i32> undef, <4 x i32> %r = sub <4 x i32> %a, %b ret <4 x i32> %r }