Lines Matching refs:clkrst
675 struct clk_rst_ctlr *clkrst = in clock_get_osc_freq() local
679 reg = readl(&clkrst->crc_osc_ctrl); in clock_get_osc_freq()
701 struct clk_rst_ctlr *clkrst = in get_periph_source_reg() local
707 return &clkrst->crc_clk_src[PERIPH_ID_CSI+1]; in get_periph_source_reg()
715 return &clkrst->crc_clk_src[internal_id]; in get_periph_source_reg()
720 return &clkrst->crc_clk_src_vw[internal_id]; in get_periph_source_reg()
726 return &clkrst->crc_clk_src_x[internal_id]; in get_periph_source_reg()
731 return &clkrst->crc_clk_src_y[internal_id]; in get_periph_source_reg()
812 struct clk_rst_ctlr *clkrst = in clock_set_enable() local
820 clk = &clkrst->crc_clk_out_enb[PERIPH_REG(periph_id)]; in clock_set_enable()
822 clk = &clkrst->crc_clk_out_enb_vw[PERIPH_REG(periph_id)]; in clock_set_enable()
824 clk = &clkrst->crc_clk_out_enb_x; in clock_set_enable()
826 clk = &clkrst->crc_clk_out_enb_y; in clock_set_enable()
838 struct clk_rst_ctlr *clkrst = in reset_set_enable() local
846 reset = &clkrst->crc_rst_dev[PERIPH_REG(periph_id)]; in reset_set_enable()
848 reset = &clkrst->crc_rst_dev_vw[PERIPH_REG(periph_id)]; in reset_set_enable()
850 reset = &clkrst->crc_rst_devices_x; in reset_set_enable()
852 reset = &clkrst->crc_rst_devices_y; in reset_set_enable()
936 struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE; in tegra210_setup_pllp() local
944 writel(reg, &clkrst->crc_pll[CLOCK_ID_PERIPH].pll_out[0]); in tegra210_setup_pllp()
948 writel(reg, &clkrst->crc_pll[CLOCK_ID_PERIPH].pll_out[0]); in tegra210_setup_pllp()
953 writel(reg, &clkrst->crc_pll[CLOCK_ID_PERIPH].pll_out[1]); in tegra210_setup_pllp()
959 writel(reg, &clkrst->crc_pll[CLOCK_ID_PERIPH].pll_out[1]); in tegra210_setup_pllp()
971 struct clk_rst_ctlr *clkrst = in clock_early_init() local
1015 clrbits_le32(&clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_misc, in clock_early_init()
1023 clrbits_le32(&clkrst->crc_pll[CLOCK_ID_CGENERAL].pll_out[1], in clock_early_init()
1029 writel(data, &clkrst->crc_pll[CLOCK_ID_DISPLAY].pll_misc); in clock_early_init()
1035 struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE; in clk_m_get_rate() local
1038 value = readl(&clkrst->crc_spare_reg0); in clk_m_get_rate()