• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  * Copyright © 2016 Red Hat.
3  * Copyright © 2016 Bas Nieuwenhuizen
4  *
5  * based on si_state.c
6  * Copyright © 2015 Advanced Micro Devices, Inc.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the "Software"),
10  * to deal in the Software without restriction, including without limitation
11  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12  * and/or sell copies of the Software, and to permit persons to whom the
13  * Software is furnished to do so, subject to the following conditions:
14  *
15  * The above copyright notice and this permission notice (including the next
16  * paragraph) shall be included in all copies or substantial portions of the
17  * Software.
18  *
19  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
22  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
24  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
25  * IN THE SOFTWARE.
26  */
27 
28 /* command buffer handling for SI */
29 
30 #include "radv_private.h"
31 #include "radv_shader.h"
32 #include "radv_cs.h"
33 #include "sid.h"
34 #include "gfx9d.h"
35 #include "radv_util.h"
36 #include "main/macros.h"
37 
38 static void
si_write_harvested_raster_configs(struct radv_physical_device * physical_device,struct radeon_winsys_cs * cs,unsigned raster_config,unsigned raster_config_1)39 si_write_harvested_raster_configs(struct radv_physical_device *physical_device,
40                                   struct radeon_winsys_cs *cs,
41 				  unsigned raster_config,
42 				  unsigned raster_config_1)
43 {
44 	unsigned sh_per_se = MAX2(physical_device->rad_info.max_sh_per_se, 1);
45 	unsigned num_se = MAX2(physical_device->rad_info.max_se, 1);
46 	unsigned rb_mask = physical_device->rad_info.enabled_rb_mask;
47 	unsigned num_rb = MIN2(physical_device->rad_info.num_render_backends, 16);
48 	unsigned rb_per_pkr = MIN2(num_rb / num_se / sh_per_se, 2);
49 	unsigned rb_per_se = num_rb / num_se;
50 	unsigned se_mask[4];
51 	unsigned se;
52 
53 	se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
54 	se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
55 	se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
56 	se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
57 
58 	assert(num_se == 1 || num_se == 2 || num_se == 4);
59 	assert(sh_per_se == 1 || sh_per_se == 2);
60 	assert(rb_per_pkr == 1 || rb_per_pkr == 2);
61 
62 	/* XXX: I can't figure out what the *_XSEL and *_YSEL
63 	 * fields are for, so I'm leaving them as their default
64 	 * values. */
65 
66 	if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
67 			     (!se_mask[2] && !se_mask[3]))) {
68 		raster_config_1 &= C_028354_SE_PAIR_MAP;
69 
70 		if (!se_mask[0] && !se_mask[1]) {
71 			raster_config_1 |=
72 				S_028354_SE_PAIR_MAP(V_028354_RASTER_CONFIG_SE_PAIR_MAP_3);
73 		} else {
74 			raster_config_1 |=
75 				S_028354_SE_PAIR_MAP(V_028354_RASTER_CONFIG_SE_PAIR_MAP_0);
76 		}
77 	}
78 
79 	for (se = 0; se < num_se; se++) {
80 		unsigned raster_config_se = raster_config;
81 		unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
82 		unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
83 		int idx = (se / 2) * 2;
84 
85 		if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
86 			raster_config_se &= C_028350_SE_MAP;
87 
88 			if (!se_mask[idx]) {
89 				raster_config_se |=
90 					S_028350_SE_MAP(V_028350_RASTER_CONFIG_SE_MAP_3);
91 			} else {
92 				raster_config_se |=
93 					S_028350_SE_MAP(V_028350_RASTER_CONFIG_SE_MAP_0);
94 			}
95 		}
96 
97 		pkr0_mask &= rb_mask;
98 		pkr1_mask &= rb_mask;
99 		if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
100 			raster_config_se &= C_028350_PKR_MAP;
101 
102 			if (!pkr0_mask) {
103 				raster_config_se |=
104 					S_028350_PKR_MAP(V_028350_RASTER_CONFIG_PKR_MAP_3);
105 			} else {
106 				raster_config_se |=
107 					S_028350_PKR_MAP(V_028350_RASTER_CONFIG_PKR_MAP_0);
108 			}
109 		}
110 
111 		if (rb_per_se >= 2) {
112 			unsigned rb0_mask = 1 << (se * rb_per_se);
113 			unsigned rb1_mask = rb0_mask << 1;
114 
115 			rb0_mask &= rb_mask;
116 			rb1_mask &= rb_mask;
117 			if (!rb0_mask || !rb1_mask) {
118 				raster_config_se &= C_028350_RB_MAP_PKR0;
119 
120 				if (!rb0_mask) {
121 					raster_config_se |=
122 						S_028350_RB_MAP_PKR0(V_028350_RASTER_CONFIG_RB_MAP_3);
123 				} else {
124 					raster_config_se |=
125 						S_028350_RB_MAP_PKR0(V_028350_RASTER_CONFIG_RB_MAP_0);
126 				}
127 			}
128 
129 			if (rb_per_se > 2) {
130 				rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
131 				rb1_mask = rb0_mask << 1;
132 				rb0_mask &= rb_mask;
133 				rb1_mask &= rb_mask;
134 				if (!rb0_mask || !rb1_mask) {
135 					raster_config_se &= C_028350_RB_MAP_PKR1;
136 
137 					if (!rb0_mask) {
138 						raster_config_se |=
139 							S_028350_RB_MAP_PKR1(V_028350_RASTER_CONFIG_RB_MAP_3);
140 					} else {
141 						raster_config_se |=
142 							S_028350_RB_MAP_PKR1(V_028350_RASTER_CONFIG_RB_MAP_0);
143 					}
144 				}
145 			}
146 		}
147 
148 		/* GRBM_GFX_INDEX has a different offset on SI and CI+ */
149 		if (physical_device->rad_info.chip_class < CIK)
150 			radeon_set_config_reg(cs, R_00802C_GRBM_GFX_INDEX,
151 					      S_00802C_SE_INDEX(se) |
152 					      S_00802C_SH_BROADCAST_WRITES(1) |
153 					      S_00802C_INSTANCE_BROADCAST_WRITES(1));
154 		else
155 			radeon_set_uconfig_reg(cs, R_030800_GRBM_GFX_INDEX,
156 					       S_030800_SE_INDEX(se) | S_030800_SH_BROADCAST_WRITES(1) |
157 					       S_030800_INSTANCE_BROADCAST_WRITES(1));
158 		radeon_set_context_reg(cs, R_028350_PA_SC_RASTER_CONFIG, raster_config_se);
159 		if (physical_device->rad_info.chip_class >= CIK)
160 			radeon_set_context_reg(cs, R_028354_PA_SC_RASTER_CONFIG_1, raster_config_1);
161 	}
162 
163 	/* GRBM_GFX_INDEX has a different offset on SI and CI+ */
164 	if (physical_device->rad_info.chip_class < CIK)
165 		radeon_set_config_reg(cs, R_00802C_GRBM_GFX_INDEX,
166 				      S_00802C_SE_BROADCAST_WRITES(1) |
167 				      S_00802C_SH_BROADCAST_WRITES(1) |
168 				      S_00802C_INSTANCE_BROADCAST_WRITES(1));
169 	else
170 		radeon_set_uconfig_reg(cs, R_030800_GRBM_GFX_INDEX,
171 				       S_030800_SE_BROADCAST_WRITES(1) | S_030800_SH_BROADCAST_WRITES(1) |
172 				       S_030800_INSTANCE_BROADCAST_WRITES(1));
173 }
174 
175 static void
si_emit_compute(struct radv_physical_device * physical_device,struct radeon_winsys_cs * cs)176 si_emit_compute(struct radv_physical_device *physical_device,
177                 struct radeon_winsys_cs *cs)
178 {
179 	radeon_set_sh_reg_seq(cs, R_00B810_COMPUTE_START_X, 3);
180 	radeon_emit(cs, 0);
181 	radeon_emit(cs, 0);
182 	radeon_emit(cs, 0);
183 
184 	radeon_set_sh_reg_seq(cs, R_00B854_COMPUTE_RESOURCE_LIMITS,
185 			      S_00B854_WAVES_PER_SH(0x3));
186 	radeon_emit(cs, 0);
187 	/* R_00B858_COMPUTE_STATIC_THREAD_MGMT_SE0 / SE1 */
188 	radeon_emit(cs, S_00B858_SH0_CU_EN(0xffff) | S_00B858_SH1_CU_EN(0xffff));
189 	radeon_emit(cs, S_00B85C_SH0_CU_EN(0xffff) | S_00B85C_SH1_CU_EN(0xffff));
190 
191 	if (physical_device->rad_info.chip_class >= CIK) {
192 		/* Also set R_00B858_COMPUTE_STATIC_THREAD_MGMT_SE2 / SE3 */
193 		radeon_set_sh_reg_seq(cs,
194 				      R_00B864_COMPUTE_STATIC_THREAD_MGMT_SE2, 2);
195 		radeon_emit(cs, S_00B864_SH0_CU_EN(0xffff) |
196 			    S_00B864_SH1_CU_EN(0xffff));
197 		radeon_emit(cs, S_00B868_SH0_CU_EN(0xffff) |
198 			    S_00B868_SH1_CU_EN(0xffff));
199 	}
200 
201 	/* This register has been moved to R_00CD20_COMPUTE_MAX_WAVE_ID
202 	 * and is now per pipe, so it should be handled in the
203 	 * kernel if we want to use something other than the default value,
204 	 * which is now 0x22f.
205 	 */
206 	if (physical_device->rad_info.chip_class <= SI) {
207 		/* XXX: This should be:
208 		 * (number of compute units) * 4 * (waves per simd) - 1 */
209 
210 		radeon_set_sh_reg(cs, R_00B82C_COMPUTE_MAX_WAVE_ID,
211 		                  0x190 /* Default value */);
212 	}
213 }
214 
215 void
si_init_compute(struct radv_cmd_buffer * cmd_buffer)216 si_init_compute(struct radv_cmd_buffer *cmd_buffer)
217 {
218 	struct radv_physical_device *physical_device = cmd_buffer->device->physical_device;
219 	si_emit_compute(physical_device, cmd_buffer->cs);
220 }
221 
222 /* 12.4 fixed-point */
radv_pack_float_12p4(float x)223 static unsigned radv_pack_float_12p4(float x)
224 {
225 	return x <= 0    ? 0 :
226 	       x >= 4096 ? 0xffff : x * 16;
227 }
228 
229 static void
si_set_raster_config(struct radv_physical_device * physical_device,struct radeon_winsys_cs * cs)230 si_set_raster_config(struct radv_physical_device *physical_device,
231 		     struct radeon_winsys_cs *cs)
232 {
233 	unsigned num_rb = MIN2(physical_device->rad_info.num_render_backends, 16);
234 	unsigned rb_mask = physical_device->rad_info.enabled_rb_mask;
235 	unsigned raster_config, raster_config_1;
236 
237 	switch (physical_device->rad_info.family) {
238 	case CHIP_TAHITI:
239 	case CHIP_PITCAIRN:
240 		raster_config = 0x2a00126a;
241 		raster_config_1 = 0x00000000;
242 		break;
243 	case CHIP_VERDE:
244 		raster_config = 0x0000124a;
245 		raster_config_1 = 0x00000000;
246 		break;
247 	case CHIP_OLAND:
248 		raster_config = 0x00000082;
249 		raster_config_1 = 0x00000000;
250 		break;
251 	case CHIP_HAINAN:
252 		raster_config = 0x00000000;
253 		raster_config_1 = 0x00000000;
254 		break;
255 	case CHIP_BONAIRE:
256 		raster_config = 0x16000012;
257 		raster_config_1 = 0x00000000;
258 		break;
259 	case CHIP_HAWAII:
260 		raster_config = 0x3a00161a;
261 		raster_config_1 = 0x0000002e;
262 		break;
263 	case CHIP_FIJI:
264 		if (physical_device->rad_info.cik_macrotile_mode_array[0] == 0x000000e8) {
265 			/* old kernels with old tiling config */
266 			raster_config = 0x16000012;
267 			raster_config_1 = 0x0000002a;
268 		} else {
269 			raster_config = 0x3a00161a;
270 			raster_config_1 = 0x0000002e;
271 		}
272 		break;
273 	case CHIP_POLARIS10:
274 		raster_config = 0x16000012;
275 		raster_config_1 = 0x0000002a;
276 		break;
277 	case CHIP_POLARIS11:
278 	case CHIP_POLARIS12:
279 		raster_config = 0x16000012;
280 		raster_config_1 = 0x00000000;
281 		break;
282 	case CHIP_TONGA:
283 		raster_config = 0x16000012;
284 		raster_config_1 = 0x0000002a;
285 		break;
286 	case CHIP_ICELAND:
287 		if (num_rb == 1)
288 			raster_config = 0x00000000;
289 		else
290 			raster_config = 0x00000002;
291 		raster_config_1 = 0x00000000;
292 		break;
293 	case CHIP_CARRIZO:
294 		raster_config = 0x00000002;
295 		raster_config_1 = 0x00000000;
296 		break;
297 	case CHIP_KAVERI:
298 		/* KV should be 0x00000002, but that causes problems with radeon */
299 		raster_config = 0x00000000; /* 0x00000002 */
300 		raster_config_1 = 0x00000000;
301 		break;
302 	case CHIP_KABINI:
303 	case CHIP_MULLINS:
304 	case CHIP_STONEY:
305 		raster_config = 0x00000000;
306 		raster_config_1 = 0x00000000;
307 		break;
308 	default:
309 		fprintf(stderr,
310 			"radv: Unknown GPU, using 0 for raster_config\n");
311 		raster_config = 0x00000000;
312 		raster_config_1 = 0x00000000;
313 		break;
314 	}
315 
316 	/* Always use the default config when all backends are enabled
317 	 * (or when we failed to determine the enabled backends).
318 	 */
319 	if (!rb_mask || util_bitcount(rb_mask) >= num_rb) {
320 		radeon_set_context_reg(cs, R_028350_PA_SC_RASTER_CONFIG,
321 				       raster_config);
322 		if (physical_device->rad_info.chip_class >= CIK)
323 			radeon_set_context_reg(cs, R_028354_PA_SC_RASTER_CONFIG_1,
324 					       raster_config_1);
325 	} else {
326 		si_write_harvested_raster_configs(physical_device, cs,
327 						  raster_config,
328 						  raster_config_1);
329 	}
330 }
331 
332 static void
si_emit_config(struct radv_physical_device * physical_device,struct radeon_winsys_cs * cs)333 si_emit_config(struct radv_physical_device *physical_device,
334 	       struct radeon_winsys_cs *cs)
335 {
336 	int i;
337 
338 	/* Only SI can disable CLEAR_STATE for now. */
339 	assert(physical_device->has_clear_state ||
340 	       physical_device->rad_info.chip_class == SI);
341 
342 	radeon_emit(cs, PKT3(PKT3_CONTEXT_CONTROL, 1, 0));
343 	radeon_emit(cs, CONTEXT_CONTROL_LOAD_ENABLE(1));
344 	radeon_emit(cs, CONTEXT_CONTROL_SHADOW_ENABLE(1));
345 
346 	if (physical_device->has_clear_state) {
347 		radeon_emit(cs, PKT3(PKT3_CLEAR_STATE, 0, 0));
348 		radeon_emit(cs, 0);
349 	}
350 
351 	if (physical_device->rad_info.chip_class <= VI)
352 		si_set_raster_config(physical_device, cs);
353 
354 	radeon_set_context_reg(cs, R_028A18_VGT_HOS_MAX_TESS_LEVEL, fui(64));
355 	if (!physical_device->has_clear_state)
356 		radeon_set_context_reg(cs, R_028A1C_VGT_HOS_MIN_TESS_LEVEL, fui(0));
357 
358 	/* FIXME calculate these values somehow ??? */
359 	if (physical_device->rad_info.chip_class <= VI) {
360 		radeon_set_context_reg(cs, R_028A54_VGT_GS_PER_ES, SI_GS_PER_ES);
361 		radeon_set_context_reg(cs, R_028A58_VGT_ES_PER_GS, 0x40);
362 	}
363 
364 	if (!physical_device->has_clear_state) {
365 		radeon_set_context_reg(cs, R_028A5C_VGT_GS_PER_VS, 0x2);
366 		radeon_set_context_reg(cs, R_028A8C_VGT_PRIMITIVEID_RESET, 0x0);
367 		radeon_set_context_reg(cs, R_028B98_VGT_STRMOUT_BUFFER_CONFIG, 0x0);
368 	}
369 
370 	radeon_set_context_reg(cs, R_028AA0_VGT_INSTANCE_STEP_RATE_0, 1);
371 	if (!physical_device->has_clear_state)
372 		radeon_set_context_reg(cs, R_028AB8_VGT_VTX_CNT_EN, 0x0);
373 	if (physical_device->rad_info.chip_class < CIK)
374 		radeon_set_config_reg(cs, R_008A14_PA_CL_ENHANCE, S_008A14_NUM_CLIP_SEQ(3) |
375 				      S_008A14_CLIP_VTX_REORDER_ENA(1));
376 
377 	radeon_set_context_reg(cs, R_028BD4_PA_SC_CENTROID_PRIORITY_0, 0x76543210);
378 	radeon_set_context_reg(cs, R_028BD8_PA_SC_CENTROID_PRIORITY_1, 0xfedcba98);
379 
380 	if (!physical_device->has_clear_state)
381 		radeon_set_context_reg(cs, R_02882C_PA_SU_PRIM_FILTER_CNTL, 0);
382 
383 	/* CLEAR_STATE doesn't clear these correctly on certain generations.
384 	 * I don't know why. Deduced by trial and error.
385 	 */
386 	if (physical_device->rad_info.chip_class <= CIK) {
387 		radeon_set_context_reg(cs, R_028B28_VGT_STRMOUT_DRAW_OPAQUE_OFFSET, 0);
388 		radeon_set_context_reg(cs, R_028204_PA_SC_WINDOW_SCISSOR_TL,
389 				       S_028204_WINDOW_OFFSET_DISABLE(1));
390 		radeon_set_context_reg(cs, R_028240_PA_SC_GENERIC_SCISSOR_TL,
391 				       S_028240_WINDOW_OFFSET_DISABLE(1));
392 		radeon_set_context_reg(cs, R_028244_PA_SC_GENERIC_SCISSOR_BR,
393 				       S_028244_BR_X(16384) | S_028244_BR_Y(16384));
394 		radeon_set_context_reg(cs, R_028030_PA_SC_SCREEN_SCISSOR_TL, 0);
395 		radeon_set_context_reg(cs, R_028034_PA_SC_SCREEN_SCISSOR_BR,
396 				       S_028034_BR_X(16384) | S_028034_BR_Y(16384));
397 	}
398 
399 	if (!physical_device->has_clear_state) {
400 		for (i = 0; i < 16; i++) {
401 			radeon_set_context_reg(cs, R_0282D0_PA_SC_VPORT_ZMIN_0 + i*8, 0);
402 			radeon_set_context_reg(cs, R_0282D4_PA_SC_VPORT_ZMAX_0 + i*8, fui(1.0));
403 		}
404 	}
405 
406 	if (!physical_device->has_clear_state) {
407 		radeon_set_context_reg(cs, R_02820C_PA_SC_CLIPRECT_RULE, 0xFFFF);
408 		radeon_set_context_reg(cs, R_028230_PA_SC_EDGERULE, 0xAAAAAAAA);
409 		/* PA_SU_HARDWARE_SCREEN_OFFSET must be 0 due to hw bug on SI */
410 		radeon_set_context_reg(cs, R_028234_PA_SU_HARDWARE_SCREEN_OFFSET, 0);
411 		radeon_set_context_reg(cs, R_028820_PA_CL_NANINF_CNTL, 0);
412 		radeon_set_context_reg(cs, R_028AC0_DB_SRESULTS_COMPARE_STATE0, 0x0);
413 		radeon_set_context_reg(cs, R_028AC4_DB_SRESULTS_COMPARE_STATE1, 0x0);
414 		radeon_set_context_reg(cs, R_028AC8_DB_PRELOAD_CONTROL, 0x0);
415 	}
416 
417 	radeon_set_context_reg(cs, R_02800C_DB_RENDER_OVERRIDE,
418 			       S_02800C_FORCE_HIS_ENABLE0(V_02800C_FORCE_DISABLE) |
419 			       S_02800C_FORCE_HIS_ENABLE1(V_02800C_FORCE_DISABLE));
420 
421 	if (physical_device->rad_info.chip_class >= GFX9) {
422 		radeon_set_uconfig_reg(cs, R_030920_VGT_MAX_VTX_INDX, ~0);
423 		radeon_set_uconfig_reg(cs, R_030924_VGT_MIN_VTX_INDX, 0);
424 		radeon_set_uconfig_reg(cs, R_030928_VGT_INDX_OFFSET, 0);
425 	} else {
426 		/* These registers, when written, also overwrite the
427 		 * CLEAR_STATE context, so we can't rely on CLEAR_STATE setting
428 		 * them.  It would be an issue if there was another UMD
429 		 * changing them.
430 		 */
431 		radeon_set_context_reg(cs, R_028400_VGT_MAX_VTX_INDX, ~0);
432 		radeon_set_context_reg(cs, R_028404_VGT_MIN_VTX_INDX, 0);
433 		radeon_set_context_reg(cs, R_028408_VGT_INDX_OFFSET, 0);
434 	}
435 
436 	if (physical_device->rad_info.chip_class >= CIK) {
437 		if (physical_device->rad_info.chip_class >= GFX9) {
438 			radeon_set_sh_reg(cs, R_00B41C_SPI_SHADER_PGM_RSRC3_HS,
439 					  S_00B41C_CU_EN(0xffff) | S_00B41C_WAVE_LIMIT(0x3F));
440 		} else {
441 			radeon_set_sh_reg(cs, R_00B51C_SPI_SHADER_PGM_RSRC3_LS,
442 					  S_00B51C_CU_EN(0xffff) | S_00B51C_WAVE_LIMIT(0x3F));
443 			radeon_set_sh_reg(cs, R_00B41C_SPI_SHADER_PGM_RSRC3_HS,
444 					  S_00B41C_WAVE_LIMIT(0x3F));
445 			radeon_set_sh_reg(cs, R_00B31C_SPI_SHADER_PGM_RSRC3_ES,
446 					  S_00B31C_CU_EN(0xffff) | S_00B31C_WAVE_LIMIT(0x3F));
447 			/* If this is 0, Bonaire can hang even if GS isn't being used.
448 			 * Other chips are unaffected. These are suboptimal values,
449 			 * but we don't use on-chip GS.
450 			 */
451 			radeon_set_context_reg(cs, R_028A44_VGT_GS_ONCHIP_CNTL,
452 					       S_028A44_ES_VERTS_PER_SUBGRP(64) |
453 					       S_028A44_GS_PRIMS_PER_SUBGRP(4));
454 		}
455 		radeon_set_sh_reg(cs, R_00B21C_SPI_SHADER_PGM_RSRC3_GS,
456 				  S_00B21C_CU_EN(0xffff) | S_00B21C_WAVE_LIMIT(0x3F));
457 
458 		if (physical_device->rad_info.num_good_compute_units /
459 		    (physical_device->rad_info.max_se * physical_device->rad_info.max_sh_per_se) <= 4) {
460 			/* Too few available compute units per SH. Disallowing
461 			 * VS to run on CU0 could hurt us more than late VS
462 			 * allocation would help.
463 			 *
464 			 * LATE_ALLOC_VS = 2 is the highest safe number.
465 			 */
466 			radeon_set_sh_reg(cs, R_00B118_SPI_SHADER_PGM_RSRC3_VS,
467 					  S_00B118_CU_EN(0xffff) | S_00B118_WAVE_LIMIT(0x3F) );
468 			radeon_set_sh_reg(cs, R_00B11C_SPI_SHADER_LATE_ALLOC_VS, S_00B11C_LIMIT(2));
469 		} else {
470 			/* Set LATE_ALLOC_VS == 31. It should be less than
471 			 * the number of scratch waves. Limitations:
472 			 * - VS can't execute on CU0.
473 			 * - If HS writes outputs to LDS, LS can't execute on CU0.
474 			 */
475 			radeon_set_sh_reg(cs, R_00B118_SPI_SHADER_PGM_RSRC3_VS,
476 					  S_00B118_CU_EN(0xfffe) | S_00B118_WAVE_LIMIT(0x3F));
477 			radeon_set_sh_reg(cs, R_00B11C_SPI_SHADER_LATE_ALLOC_VS, S_00B11C_LIMIT(31));
478 		}
479 
480 		radeon_set_sh_reg(cs, R_00B01C_SPI_SHADER_PGM_RSRC3_PS,
481 				  S_00B01C_CU_EN(0xffff) | S_00B01C_WAVE_LIMIT(0x3F));
482 	}
483 
484 	if (physical_device->rad_info.chip_class >= VI) {
485 		uint32_t vgt_tess_distribution;
486 		radeon_set_context_reg(cs, R_028424_CB_DCC_CONTROL,
487 				       S_028424_OVERWRITE_COMBINER_MRT_SHARING_DISABLE(1) |
488 				       S_028424_OVERWRITE_COMBINER_WATERMARK(4));
489 
490 		vgt_tess_distribution = S_028B50_ACCUM_ISOLINE(32) |
491 			S_028B50_ACCUM_TRI(11) |
492 			S_028B50_ACCUM_QUAD(11) |
493 			S_028B50_DONUT_SPLIT(16);
494 
495 		if (physical_device->rad_info.family == CHIP_FIJI ||
496 		    physical_device->rad_info.family >= CHIP_POLARIS10)
497 			vgt_tess_distribution |= S_028B50_TRAP_SPLIT(3);
498 
499 		radeon_set_context_reg(cs, R_028B50_VGT_TESS_DISTRIBUTION,
500 				       vgt_tess_distribution);
501 	} else if (!physical_device->has_clear_state) {
502 		radeon_set_context_reg(cs, R_028C58_VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
503 		radeon_set_context_reg(cs, R_028C5C_VGT_OUT_DEALLOC_CNTL, 16);
504 	}
505 
506 	if (physical_device->rad_info.chip_class >= GFX9) {
507 		unsigned num_se = physical_device->rad_info.max_se;
508 		unsigned pc_lines = 0;
509 
510 		switch (physical_device->rad_info.family) {
511 		case CHIP_VEGA10:
512 			pc_lines = 4096;
513 			break;
514 		case CHIP_RAVEN:
515 			pc_lines = 1024;
516 			break;
517 		default:
518 			assert(0);
519 		}
520 
521 		radeon_set_context_reg(cs, R_028C48_PA_SC_BINNER_CNTL_1,
522 				       S_028C48_MAX_ALLOC_COUNT(MIN2(128, pc_lines / (4 * num_se))) |
523 				       S_028C48_MAX_PRIM_PER_BATCH(1023));
524 		radeon_set_context_reg(cs, R_028C4C_PA_SC_CONSERVATIVE_RASTERIZATION_CNTL,
525 				       S_028C4C_NULL_SQUAD_AA_MASK_ENABLE(1));
526 		radeon_set_uconfig_reg(cs, R_030968_VGT_INSTANCE_BASE_ID, 0);
527 	}
528 
529 	unsigned tmp = (unsigned)(1.0 * 8.0);
530 	radeon_set_context_reg_seq(cs, R_028A00_PA_SU_POINT_SIZE, 1);
531 	radeon_emit(cs, S_028A00_HEIGHT(tmp) | S_028A00_WIDTH(tmp));
532 	radeon_set_context_reg_seq(cs, R_028A04_PA_SU_POINT_MINMAX, 1);
533 	radeon_emit(cs, S_028A04_MIN_SIZE(radv_pack_float_12p4(0)) |
534 		    S_028A04_MAX_SIZE(radv_pack_float_12p4(8192/2)));
535 
536 	if (!physical_device->has_clear_state) {
537 		radeon_set_context_reg(cs, R_028004_DB_COUNT_CONTROL,
538 				       S_028004_ZPASS_INCREMENT_DISABLE(1));
539 	}
540 
541 	si_emit_compute(physical_device, cs);
542 }
543 
si_init_config(struct radv_cmd_buffer * cmd_buffer)544 void si_init_config(struct radv_cmd_buffer *cmd_buffer)
545 {
546 	struct radv_physical_device *physical_device = cmd_buffer->device->physical_device;
547 
548 	si_emit_config(physical_device, cmd_buffer->cs);
549 }
550 
551 void
cik_create_gfx_config(struct radv_device * device)552 cik_create_gfx_config(struct radv_device *device)
553 {
554 	struct radeon_winsys_cs *cs = device->ws->cs_create(device->ws, RING_GFX);
555 	if (!cs)
556 		return;
557 
558 	si_emit_config(device->physical_device, cs);
559 
560 	while (cs->cdw & 7) {
561 		if (device->physical_device->rad_info.gfx_ib_pad_with_type2)
562 			radeon_emit(cs, 0x80000000);
563 		else
564 			radeon_emit(cs, 0xffff1000);
565 	}
566 
567 	device->gfx_init = device->ws->buffer_create(device->ws,
568 						     cs->cdw * 4, 4096,
569 						     RADEON_DOMAIN_GTT,
570 						     RADEON_FLAG_CPU_ACCESS|
571 						     RADEON_FLAG_NO_INTERPROCESS_SHARING |
572 						     RADEON_FLAG_READ_ONLY);
573 	if (!device->gfx_init)
574 		goto fail;
575 
576 	void *map = device->ws->buffer_map(device->gfx_init);
577 	if (!map) {
578 		device->ws->buffer_destroy(device->gfx_init);
579 		device->gfx_init = NULL;
580 		goto fail;
581 	}
582 	memcpy(map, cs->buf, cs->cdw * 4);
583 
584 	device->ws->buffer_unmap(device->gfx_init);
585 	device->gfx_init_size_dw = cs->cdw;
586 fail:
587 	device->ws->cs_destroy(cs);
588 }
589 
590 static void
get_viewport_xform(const VkViewport * viewport,float scale[3],float translate[3])591 get_viewport_xform(const VkViewport *viewport,
592                    float scale[3], float translate[3])
593 {
594 	float x = viewport->x;
595 	float y = viewport->y;
596 	float half_width = 0.5f * viewport->width;
597 	float half_height = 0.5f * viewport->height;
598 	double n = viewport->minDepth;
599 	double f = viewport->maxDepth;
600 
601 	scale[0] = half_width;
602 	translate[0] = half_width + x;
603 	scale[1] = half_height;
604 	translate[1] = half_height + y;
605 
606 	scale[2] = (f - n);
607 	translate[2] = n;
608 }
609 
610 void
si_write_viewport(struct radeon_winsys_cs * cs,int first_vp,int count,const VkViewport * viewports)611 si_write_viewport(struct radeon_winsys_cs *cs, int first_vp,
612                   int count, const VkViewport *viewports)
613 {
614 	int i;
615 
616 	assert(count);
617 	radeon_set_context_reg_seq(cs, R_02843C_PA_CL_VPORT_XSCALE +
618 				   first_vp * 4 * 6, count * 6);
619 
620 	for (i = 0; i < count; i++) {
621 		float scale[3], translate[3];
622 
623 
624 		get_viewport_xform(&viewports[i], scale, translate);
625 		radeon_emit(cs, fui(scale[0]));
626 		radeon_emit(cs, fui(translate[0]));
627 		radeon_emit(cs, fui(scale[1]));
628 		radeon_emit(cs, fui(translate[1]));
629 		radeon_emit(cs, fui(scale[2]));
630 		radeon_emit(cs, fui(translate[2]));
631 	}
632 
633 	radeon_set_context_reg_seq(cs, R_0282D0_PA_SC_VPORT_ZMIN_0 +
634 				   first_vp * 4 * 2, count * 2);
635 	for (i = 0; i < count; i++) {
636 		float zmin = MIN2(viewports[i].minDepth, viewports[i].maxDepth);
637 		float zmax = MAX2(viewports[i].minDepth, viewports[i].maxDepth);
638 		radeon_emit(cs, fui(zmin));
639 		radeon_emit(cs, fui(zmax));
640 	}
641 }
642 
si_scissor_from_viewport(const VkViewport * viewport)643 static VkRect2D si_scissor_from_viewport(const VkViewport *viewport)
644 {
645 	float scale[3], translate[3];
646 	VkRect2D rect;
647 
648 	get_viewport_xform(viewport, scale, translate);
649 
650 	rect.offset.x = translate[0] - fabs(scale[0]);
651 	rect.offset.y = translate[1] - fabs(scale[1]);
652 	rect.extent.width = ceilf(translate[0] + fabs(scale[0])) - rect.offset.x;
653 	rect.extent.height = ceilf(translate[1] + fabs(scale[1])) - rect.offset.y;
654 
655 	return rect;
656 }
657 
si_intersect_scissor(const VkRect2D * a,const VkRect2D * b)658 static VkRect2D si_intersect_scissor(const VkRect2D *a, const VkRect2D *b) {
659 	VkRect2D ret;
660 	ret.offset.x = MAX2(a->offset.x, b->offset.x);
661 	ret.offset.y = MAX2(a->offset.y, b->offset.y);
662 	ret.extent.width = MIN2(a->offset.x + a->extent.width,
663 	                        b->offset.x + b->extent.width) - ret.offset.x;
664 	ret.extent.height = MIN2(a->offset.y + a->extent.height,
665 	                         b->offset.y + b->extent.height) - ret.offset.y;
666 	return ret;
667 }
668 
669 void
si_write_scissors(struct radeon_winsys_cs * cs,int first,int count,const VkRect2D * scissors,const VkViewport * viewports,bool can_use_guardband)670 si_write_scissors(struct radeon_winsys_cs *cs, int first,
671                   int count, const VkRect2D *scissors,
672                   const VkViewport *viewports, bool can_use_guardband)
673 {
674 	int i;
675 	float scale[3], translate[3], guardband_x = INFINITY, guardband_y = INFINITY;
676 	const float max_range = 32767.0f;
677 	if (!count)
678 		return;
679 
680 	radeon_set_context_reg_seq(cs, R_028250_PA_SC_VPORT_SCISSOR_0_TL + first * 4 * 2, count * 2);
681 	for (i = 0; i < count; i++) {
682 		VkRect2D viewport_scissor = si_scissor_from_viewport(viewports + i);
683 		VkRect2D scissor = si_intersect_scissor(&scissors[i], &viewport_scissor);
684 
685 		get_viewport_xform(viewports + i, scale, translate);
686 		scale[0] = abs(scale[0]);
687 		scale[1] = abs(scale[1]);
688 
689 		if (scale[0] < 0.5)
690 			scale[0] = 0.5;
691 		if (scale[1] < 0.5)
692 			scale[1] = 0.5;
693 
694 		guardband_x = MIN2(guardband_x, (max_range - abs(translate[0])) / scale[0]);
695 		guardband_y = MIN2(guardband_y, (max_range - abs(translate[1])) / scale[1]);
696 
697 		radeon_emit(cs, S_028250_TL_X(scissor.offset.x) |
698 			    S_028250_TL_Y(scissor.offset.y) |
699 			    S_028250_WINDOW_OFFSET_DISABLE(1));
700 		radeon_emit(cs, S_028254_BR_X(scissor.offset.x + scissor.extent.width) |
701 			    S_028254_BR_Y(scissor.offset.y + scissor.extent.height));
702 	}
703 	if (!can_use_guardband) {
704 		guardband_x = 1.0;
705 		guardband_y = 1.0;
706 	}
707 
708 	radeon_set_context_reg_seq(cs, R_028BE8_PA_CL_GB_VERT_CLIP_ADJ, 4);
709 	radeon_emit(cs, fui(guardband_y));
710 	radeon_emit(cs, fui(1.0));
711 	radeon_emit(cs, fui(guardband_x));
712 	radeon_emit(cs, fui(1.0));
713 }
714 
715 static inline unsigned
radv_prims_for_vertices(struct radv_prim_vertex_count * info,unsigned num)716 radv_prims_for_vertices(struct radv_prim_vertex_count *info, unsigned num)
717 {
718 	if (num == 0)
719 		return 0;
720 
721 	if (info->incr == 0)
722 		return 0;
723 
724 	if (num < info->min)
725 		return 0;
726 
727 	return 1 + ((num - info->min) / info->incr);
728 }
729 
730 uint32_t
si_get_ia_multi_vgt_param(struct radv_cmd_buffer * cmd_buffer,bool instanced_draw,bool indirect_draw,uint32_t draw_vertex_count)731 si_get_ia_multi_vgt_param(struct radv_cmd_buffer *cmd_buffer,
732 			  bool instanced_draw, bool indirect_draw,
733 			  uint32_t draw_vertex_count)
734 {
735 	enum chip_class chip_class = cmd_buffer->device->physical_device->rad_info.chip_class;
736 	enum radeon_family family = cmd_buffer->device->physical_device->rad_info.family;
737 	struct radeon_info *info = &cmd_buffer->device->physical_device->rad_info;
738 	const unsigned max_primgroup_in_wave = 2;
739 	/* SWITCH_ON_EOP(0) is always preferable. */
740 	bool wd_switch_on_eop = false;
741 	bool ia_switch_on_eop = false;
742 	bool ia_switch_on_eoi = false;
743 	bool partial_vs_wave = false;
744 	bool partial_es_wave = cmd_buffer->state.pipeline->graphics.partial_es_wave;
745 	bool multi_instances_smaller_than_primgroup;
746 
747 	multi_instances_smaller_than_primgroup = indirect_draw;
748 	if (!multi_instances_smaller_than_primgroup && instanced_draw) {
749 		uint32_t num_prims = radv_prims_for_vertices(&cmd_buffer->state.pipeline->graphics.prim_vertex_count, draw_vertex_count);
750 		if (num_prims < cmd_buffer->state.pipeline->graphics.primgroup_size)
751 			multi_instances_smaller_than_primgroup = true;
752 	}
753 
754 	ia_switch_on_eoi = cmd_buffer->state.pipeline->graphics.ia_switch_on_eoi;
755 	partial_vs_wave = cmd_buffer->state.pipeline->graphics.partial_vs_wave;
756 
757 	if (chip_class >= CIK) {
758 		wd_switch_on_eop = cmd_buffer->state.pipeline->graphics.wd_switch_on_eop;
759 
760 		/* Hawaii hangs if instancing is enabled and WD_SWITCH_ON_EOP is 0.
761 		 * We don't know that for indirect drawing, so treat it as
762 		 * always problematic. */
763 		if (family == CHIP_HAWAII &&
764 		    (instanced_draw || indirect_draw))
765 			wd_switch_on_eop = true;
766 
767 		/* Performance recommendation for 4 SE Gfx7-8 parts if
768 		 * instances are smaller than a primgroup.
769 		 * Assume indirect draws always use small instances.
770 		 * This is needed for good VS wave utilization.
771 		 */
772 		if (chip_class <= VI &&
773 		    info->max_se == 4 &&
774 		    multi_instances_smaller_than_primgroup)
775 			wd_switch_on_eop = true;
776 
777 		/* Required on CIK and later. */
778 		if (info->max_se > 2 && !wd_switch_on_eop)
779 			ia_switch_on_eoi = true;
780 
781 		/* Required by Hawaii and, for some special cases, by VI. */
782 		if (ia_switch_on_eoi &&
783 		    (family == CHIP_HAWAII ||
784 		     (chip_class == VI &&
785 		      /* max primgroup in wave is always 2 - leave this for documentation */
786 		      (radv_pipeline_has_gs(cmd_buffer->state.pipeline) || max_primgroup_in_wave != 2))))
787 			partial_vs_wave = true;
788 
789 		/* Instancing bug on Bonaire. */
790 		if (family == CHIP_BONAIRE && ia_switch_on_eoi &&
791 		    (instanced_draw || indirect_draw))
792 			partial_vs_wave = true;
793 
794 		/* If the WD switch is false, the IA switch must be false too. */
795 		assert(wd_switch_on_eop || !ia_switch_on_eop);
796 	}
797 	/* If SWITCH_ON_EOI is set, PARTIAL_ES_WAVE must be set too. */
798 	if (chip_class <= VI && ia_switch_on_eoi)
799 		partial_es_wave = true;
800 
801 	if (radv_pipeline_has_gs(cmd_buffer->state.pipeline)) {
802 		/* GS hw bug with single-primitive instances and SWITCH_ON_EOI.
803 		 * The hw doc says all multi-SE chips are affected, but amdgpu-pro Vulkan
804 		 * only applies it to Hawaii. Do what amdgpu-pro Vulkan does.
805 		 */
806 		if (family == CHIP_HAWAII && ia_switch_on_eoi) {
807 			bool set_vgt_flush = indirect_draw;
808 			if (!set_vgt_flush && instanced_draw) {
809 				uint32_t num_prims = radv_prims_for_vertices(&cmd_buffer->state.pipeline->graphics.prim_vertex_count, draw_vertex_count);
810 				if (num_prims <= 1)
811 					set_vgt_flush = true;
812 			}
813 			if (set_vgt_flush)
814 				cmd_buffer->state.flush_bits |= RADV_CMD_FLAG_VGT_FLUSH;
815 		}
816 	}
817 
818 	return cmd_buffer->state.pipeline->graphics.base_ia_multi_vgt_param |
819 		S_028AA8_SWITCH_ON_EOP(ia_switch_on_eop) |
820 		S_028AA8_SWITCH_ON_EOI(ia_switch_on_eoi) |
821 		S_028AA8_PARTIAL_VS_WAVE_ON(partial_vs_wave) |
822 		S_028AA8_PARTIAL_ES_WAVE_ON(partial_es_wave) |
823 		S_028AA8_WD_SWITCH_ON_EOP(chip_class >= CIK ? wd_switch_on_eop : 0);
824 
825 }
826 
si_cs_emit_write_event_eop(struct radeon_winsys_cs * cs,bool predicated,enum chip_class chip_class,bool is_mec,unsigned event,unsigned event_flags,unsigned data_sel,uint64_t va,uint32_t old_fence,uint32_t new_fence)827 void si_cs_emit_write_event_eop(struct radeon_winsys_cs *cs,
828 				bool predicated,
829 				enum chip_class chip_class,
830 				bool is_mec,
831 				unsigned event, unsigned event_flags,
832 				unsigned data_sel,
833 				uint64_t va,
834 				uint32_t old_fence,
835 				uint32_t new_fence)
836 {
837 	unsigned op = EVENT_TYPE(event) |
838 		EVENT_INDEX(5) |
839 		event_flags;
840 	unsigned is_gfx8_mec = is_mec && chip_class < GFX9;
841 
842 	if (chip_class >= GFX9 || is_gfx8_mec) {
843 		radeon_emit(cs, PKT3(PKT3_RELEASE_MEM, is_gfx8_mec ? 5 : 6, predicated));
844 		radeon_emit(cs, op);
845 		radeon_emit(cs, EOP_DATA_SEL(data_sel));
846 		radeon_emit(cs, va);            /* address lo */
847 		radeon_emit(cs, va >> 32);      /* address hi */
848 		radeon_emit(cs, new_fence);     /* immediate data lo */
849 		radeon_emit(cs, 0); /* immediate data hi */
850 		if (!is_gfx8_mec)
851 			radeon_emit(cs, 0); /* unused */
852 	} else {
853 		if (chip_class == CIK ||
854 		    chip_class == VI) {
855 			/* Two EOP events are required to make all engines go idle
856 			 * (and optional cache flushes executed) before the timestamp
857 			 * is written.
858 			 */
859 			radeon_emit(cs, PKT3(PKT3_EVENT_WRITE_EOP, 4, predicated));
860 			radeon_emit(cs, op);
861 			radeon_emit(cs, va);
862 			radeon_emit(cs, ((va >> 32) & 0xffff) | EOP_DATA_SEL(data_sel));
863 			radeon_emit(cs, old_fence); /* immediate data */
864 			radeon_emit(cs, 0); /* unused */
865 		}
866 
867 		radeon_emit(cs, PKT3(PKT3_EVENT_WRITE_EOP, 4, predicated));
868 		radeon_emit(cs, op);
869 		radeon_emit(cs, va);
870 		radeon_emit(cs, ((va >> 32) & 0xffff) | EOP_DATA_SEL(data_sel));
871 		radeon_emit(cs, new_fence); /* immediate data */
872 		radeon_emit(cs, 0); /* unused */
873 	}
874 }
875 
876 void
si_emit_wait_fence(struct radeon_winsys_cs * cs,bool predicated,uint64_t va,uint32_t ref,uint32_t mask)877 si_emit_wait_fence(struct radeon_winsys_cs *cs,
878 		   bool predicated,
879 		   uint64_t va, uint32_t ref,
880 		   uint32_t mask)
881 {
882 	radeon_emit(cs, PKT3(PKT3_WAIT_REG_MEM, 5, predicated));
883 	radeon_emit(cs, WAIT_REG_MEM_EQUAL | WAIT_REG_MEM_MEM_SPACE(1));
884 	radeon_emit(cs, va);
885 	radeon_emit(cs, va >> 32);
886 	radeon_emit(cs, ref); /* reference value */
887 	radeon_emit(cs, mask); /* mask */
888 	radeon_emit(cs, 4); /* poll interval */
889 }
890 
891 static void
si_emit_acquire_mem(struct radeon_winsys_cs * cs,bool is_mec,bool predicated,bool is_gfx9,unsigned cp_coher_cntl)892 si_emit_acquire_mem(struct radeon_winsys_cs *cs,
893                     bool is_mec,
894 		    bool predicated,
895 		    bool is_gfx9,
896                     unsigned cp_coher_cntl)
897 {
898 	if (is_mec || is_gfx9) {
899 		uint32_t hi_val = is_gfx9 ? 0xffffff : 0xff;
900 		radeon_emit(cs, PKT3(PKT3_ACQUIRE_MEM, 5, predicated) |
901 		                            PKT3_SHADER_TYPE_S(is_mec));
902 		radeon_emit(cs, cp_coher_cntl);   /* CP_COHER_CNTL */
903 		radeon_emit(cs, 0xffffffff);      /* CP_COHER_SIZE */
904 		radeon_emit(cs, hi_val);          /* CP_COHER_SIZE_HI */
905 		radeon_emit(cs, 0);               /* CP_COHER_BASE */
906 		radeon_emit(cs, 0);               /* CP_COHER_BASE_HI */
907 		radeon_emit(cs, 0x0000000A);      /* POLL_INTERVAL */
908 	} else {
909 		/* ACQUIRE_MEM is only required on a compute ring. */
910 		radeon_emit(cs, PKT3(PKT3_SURFACE_SYNC, 3, predicated));
911 		radeon_emit(cs, cp_coher_cntl);   /* CP_COHER_CNTL */
912 		radeon_emit(cs, 0xffffffff);      /* CP_COHER_SIZE */
913 		radeon_emit(cs, 0);               /* CP_COHER_BASE */
914 		radeon_emit(cs, 0x0000000A);      /* POLL_INTERVAL */
915 	}
916 }
917 
918 void
si_cs_emit_cache_flush(struct radeon_winsys_cs * cs,enum chip_class chip_class,uint32_t * flush_cnt,uint64_t flush_va,bool is_mec,enum radv_cmd_flush_bits flush_bits)919 si_cs_emit_cache_flush(struct radeon_winsys_cs *cs,
920                        enum chip_class chip_class,
921 		       uint32_t *flush_cnt,
922 		       uint64_t flush_va,
923                        bool is_mec,
924                        enum radv_cmd_flush_bits flush_bits)
925 {
926 	unsigned cp_coher_cntl = 0;
927 	uint32_t flush_cb_db = flush_bits & (RADV_CMD_FLAG_FLUSH_AND_INV_CB |
928 					     RADV_CMD_FLAG_FLUSH_AND_INV_DB);
929 
930 	if (flush_bits & RADV_CMD_FLAG_INV_ICACHE)
931 		cp_coher_cntl |= S_0085F0_SH_ICACHE_ACTION_ENA(1);
932 	if (flush_bits & RADV_CMD_FLAG_INV_SMEM_L1)
933 		cp_coher_cntl |= S_0085F0_SH_KCACHE_ACTION_ENA(1);
934 
935 	if (chip_class <= VI) {
936 		if (flush_bits & RADV_CMD_FLAG_FLUSH_AND_INV_CB) {
937 			cp_coher_cntl |= S_0085F0_CB_ACTION_ENA(1) |
938 				S_0085F0_CB0_DEST_BASE_ENA(1) |
939 				S_0085F0_CB1_DEST_BASE_ENA(1) |
940 				S_0085F0_CB2_DEST_BASE_ENA(1) |
941 				S_0085F0_CB3_DEST_BASE_ENA(1) |
942 				S_0085F0_CB4_DEST_BASE_ENA(1) |
943 				S_0085F0_CB5_DEST_BASE_ENA(1) |
944 				S_0085F0_CB6_DEST_BASE_ENA(1) |
945 				S_0085F0_CB7_DEST_BASE_ENA(1);
946 
947 			/* Necessary for DCC */
948 			if (chip_class >= VI) {
949 				si_cs_emit_write_event_eop(cs,
950 							   false,
951 							   chip_class,
952 							   is_mec,
953 							   V_028A90_FLUSH_AND_INV_CB_DATA_TS,
954 							   0, 0, 0, 0, 0);
955 			}
956 		}
957 		if (flush_bits & RADV_CMD_FLAG_FLUSH_AND_INV_DB) {
958 			cp_coher_cntl |= S_0085F0_DB_ACTION_ENA(1) |
959 				S_0085F0_DB_DEST_BASE_ENA(1);
960 		}
961 	}
962 
963 	if (flush_bits & RADV_CMD_FLAG_FLUSH_AND_INV_CB_META) {
964 		radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0));
965 		radeon_emit(cs, EVENT_TYPE(V_028A90_FLUSH_AND_INV_CB_META) | EVENT_INDEX(0));
966 	}
967 
968 	if (flush_bits & RADV_CMD_FLAG_FLUSH_AND_INV_DB_META) {
969 		radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0));
970 		radeon_emit(cs, EVENT_TYPE(V_028A90_FLUSH_AND_INV_DB_META) | EVENT_INDEX(0));
971 	}
972 
973 	if (flush_bits & RADV_CMD_FLAG_PS_PARTIAL_FLUSH) {
974 		radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0));
975 		radeon_emit(cs, EVENT_TYPE(V_028A90_PS_PARTIAL_FLUSH) | EVENT_INDEX(4));
976 	} else if (flush_bits & RADV_CMD_FLAG_VS_PARTIAL_FLUSH) {
977 		radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0));
978 		radeon_emit(cs, EVENT_TYPE(V_028A90_VS_PARTIAL_FLUSH) | EVENT_INDEX(4));
979 	}
980 
981 	if (flush_bits & RADV_CMD_FLAG_CS_PARTIAL_FLUSH) {
982 		radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0));
983 		radeon_emit(cs, EVENT_TYPE(V_028A90_CS_PARTIAL_FLUSH) | EVENT_INDEX(4));
984 	}
985 
986 	if (chip_class >= GFX9 && flush_cb_db) {
987 		unsigned cb_db_event, tc_flags;
988 
989 #if 0
990 		/* This breaks a bunch of:
991 		   dEQP-VK.renderpass.dedicated_allocation.formats.d32_sfloat_s8_uint.input*.
992 		   use the big hammer always.
993 		*/
994 		/* Set the CB/DB flush event. */
995 		switch (flush_cb_db) {
996 		case RADV_CMD_FLAG_FLUSH_AND_INV_CB:
997 			cb_db_event = V_028A90_FLUSH_AND_INV_CB_DATA_TS;
998 			break;
999 		case RADV_CMD_FLAG_FLUSH_AND_INV_DB:
1000 			cb_db_event = V_028A90_FLUSH_AND_INV_DB_DATA_TS;
1001 			break;
1002 		default:
1003 			/* both CB & DB */
1004 			cb_db_event = V_028A90_CACHE_FLUSH_AND_INV_TS_EVENT;
1005 		}
1006 #else
1007 		cb_db_event = V_028A90_CACHE_FLUSH_AND_INV_TS_EVENT;
1008 #endif
1009 		/* These are the only allowed combinations. If you need to
1010 		 * do multiple operations at once, do them separately.
1011 		 * All operations that invalidate L2 also seem to invalidate
1012 		 * metadata. Volatile (VOL) and WC flushes are not listed here.
1013 		 *
1014 		 * TC    | TC_WB         = writeback & invalidate L2 & L1
1015 		 * TC    | TC_WB | TC_NC = writeback & invalidate L2 for MTYPE == NC
1016 		 *         TC_WB | TC_NC = writeback L2 for MTYPE == NC
1017 		 * TC            | TC_NC = invalidate L2 for MTYPE == NC
1018 		 * TC    | TC_MD         = writeback & invalidate L2 metadata (DCC, etc.)
1019 		 * TCL1                  = invalidate L1
1020 		 */
1021 		tc_flags = EVENT_TC_ACTION_ENA |
1022 		           EVENT_TC_MD_ACTION_ENA;
1023 
1024 		/* Ideally flush TC together with CB/DB. */
1025 		if (flush_bits & RADV_CMD_FLAG_INV_GLOBAL_L2) {
1026 			/* Writeback and invalidate everything in L2 & L1. */
1027 			tc_flags = EVENT_TC_ACTION_ENA |
1028 			           EVENT_TC_WB_ACTION_ENA;
1029 
1030 
1031 			/* Clear the flags. */
1032 		        flush_bits &= ~(RADV_CMD_FLAG_INV_GLOBAL_L2 |
1033 					 RADV_CMD_FLAG_WRITEBACK_GLOBAL_L2 |
1034 					 RADV_CMD_FLAG_INV_VMEM_L1);
1035 		}
1036 		assert(flush_cnt);
1037 		uint32_t old_fence = (*flush_cnt)++;
1038 
1039 		si_cs_emit_write_event_eop(cs, false, chip_class, false, cb_db_event, tc_flags, 1,
1040 					   flush_va, old_fence, *flush_cnt);
1041 		si_emit_wait_fence(cs, false, flush_va, *flush_cnt, 0xffffffff);
1042 	}
1043 
1044 	/* VGT state sync */
1045 	if (flush_bits & RADV_CMD_FLAG_VGT_FLUSH) {
1046 		radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0));
1047 		radeon_emit(cs, EVENT_TYPE(V_028A90_VGT_FLUSH) | EVENT_INDEX(0));
1048 	}
1049 
1050 	/* Make sure ME is idle (it executes most packets) before continuing.
1051 	 * This prevents read-after-write hazards between PFP and ME.
1052 	 */
1053 	if ((cp_coher_cntl ||
1054 	     (flush_bits & (RADV_CMD_FLAG_CS_PARTIAL_FLUSH |
1055 			    RADV_CMD_FLAG_INV_VMEM_L1 |
1056 			    RADV_CMD_FLAG_INV_GLOBAL_L2 |
1057 			    RADV_CMD_FLAG_WRITEBACK_GLOBAL_L2))) &&
1058 	    !is_mec) {
1059 		radeon_emit(cs, PKT3(PKT3_PFP_SYNC_ME, 0, 0));
1060 		radeon_emit(cs, 0);
1061 	}
1062 
1063 	if ((flush_bits & RADV_CMD_FLAG_INV_GLOBAL_L2) ||
1064 	    (chip_class <= CIK && (flush_bits & RADV_CMD_FLAG_WRITEBACK_GLOBAL_L2))) {
1065 		si_emit_acquire_mem(cs, is_mec, false, chip_class >= GFX9,
1066 				    cp_coher_cntl |
1067 				    S_0085F0_TC_ACTION_ENA(1) |
1068 				    S_0085F0_TCL1_ACTION_ENA(1) |
1069 				    S_0301F0_TC_WB_ACTION_ENA(chip_class >= VI));
1070 		cp_coher_cntl = 0;
1071 	} else {
1072 		if(flush_bits & RADV_CMD_FLAG_WRITEBACK_GLOBAL_L2) {
1073 			/* WB = write-back
1074 			 * NC = apply to non-coherent MTYPEs
1075 			 *      (i.e. MTYPE <= 1, which is what we use everywhere)
1076 			 *
1077 			 * WB doesn't work without NC.
1078 			 */
1079 			si_emit_acquire_mem(cs, is_mec, false,
1080 					    chip_class >= GFX9,
1081 					    cp_coher_cntl |
1082 					    S_0301F0_TC_WB_ACTION_ENA(1) |
1083 					    S_0301F0_TC_NC_ACTION_ENA(1));
1084 			cp_coher_cntl = 0;
1085 		}
1086 		if (flush_bits & RADV_CMD_FLAG_INV_VMEM_L1) {
1087 			si_emit_acquire_mem(cs, is_mec,
1088 					    false, chip_class >= GFX9,
1089 					    cp_coher_cntl |
1090 					    S_0085F0_TCL1_ACTION_ENA(1));
1091 			cp_coher_cntl = 0;
1092 		}
1093 	}
1094 
1095 	/* When one of the DEST_BASE flags is set, SURFACE_SYNC waits for idle.
1096 	 * Therefore, it should be last. Done in PFP.
1097 	 */
1098 	if (cp_coher_cntl)
1099 		si_emit_acquire_mem(cs, is_mec, false, chip_class >= GFX9, cp_coher_cntl);
1100 }
1101 
1102 void
si_emit_cache_flush(struct radv_cmd_buffer * cmd_buffer)1103 si_emit_cache_flush(struct radv_cmd_buffer *cmd_buffer)
1104 {
1105 	bool is_compute = cmd_buffer->queue_family_index == RADV_QUEUE_COMPUTE;
1106 
1107 	if (is_compute)
1108 		cmd_buffer->state.flush_bits &= ~(RADV_CMD_FLAG_FLUSH_AND_INV_CB |
1109 	                                          RADV_CMD_FLAG_FLUSH_AND_INV_CB_META |
1110 	                                          RADV_CMD_FLAG_FLUSH_AND_INV_DB |
1111 	                                          RADV_CMD_FLAG_FLUSH_AND_INV_DB_META |
1112 	                                          RADV_CMD_FLAG_PS_PARTIAL_FLUSH |
1113 	                                          RADV_CMD_FLAG_VS_PARTIAL_FLUSH |
1114 	                                          RADV_CMD_FLAG_VGT_FLUSH);
1115 
1116 	if (!cmd_buffer->state.flush_bits)
1117 		return;
1118 
1119 	enum chip_class chip_class = cmd_buffer->device->physical_device->rad_info.chip_class;
1120 	radeon_check_space(cmd_buffer->device->ws, cmd_buffer->cs, 128);
1121 
1122 	uint32_t *ptr = NULL;
1123 	uint64_t va = 0;
1124 	if (chip_class == GFX9) {
1125 		va = radv_buffer_get_va(cmd_buffer->gfx9_fence_bo) + cmd_buffer->gfx9_fence_offset;
1126 		ptr = &cmd_buffer->gfx9_fence_idx;
1127 	}
1128 	si_cs_emit_cache_flush(cmd_buffer->cs,
1129 	                       cmd_buffer->device->physical_device->rad_info.chip_class,
1130 			       ptr, va,
1131 	                       radv_cmd_buffer_uses_mec(cmd_buffer),
1132 	                       cmd_buffer->state.flush_bits);
1133 
1134 
1135 	if (unlikely(cmd_buffer->device->trace_bo))
1136 		radv_cmd_buffer_trace_emit(cmd_buffer);
1137 
1138 	cmd_buffer->state.flush_bits = 0;
1139 }
1140 
1141 /* sets the CP predication state using a boolean stored at va */
1142 void
si_emit_set_predication_state(struct radv_cmd_buffer * cmd_buffer,uint64_t va)1143 si_emit_set_predication_state(struct radv_cmd_buffer *cmd_buffer, uint64_t va)
1144 {
1145 	uint32_t op = 0;
1146 
1147 	if (va)
1148 		op = PRED_OP(PREDICATION_OP_BOOL64) | PREDICATION_DRAW_VISIBLE;
1149 	if (cmd_buffer->device->physical_device->rad_info.chip_class >= GFX9) {
1150 		radeon_emit(cmd_buffer->cs, PKT3(PKT3_SET_PREDICATION, 2, 0));
1151 		radeon_emit(cmd_buffer->cs, op);
1152 		radeon_emit(cmd_buffer->cs, va);
1153 		radeon_emit(cmd_buffer->cs, va >> 32);
1154 	} else {
1155 		radeon_emit(cmd_buffer->cs, PKT3(PKT3_SET_PREDICATION, 1, 0));
1156 		radeon_emit(cmd_buffer->cs, va);
1157 		radeon_emit(cmd_buffer->cs, op | ((va >> 32) & 0xFF));
1158 	}
1159 }
1160 
1161 /* Set this if you want the 3D engine to wait until CP DMA is done.
1162  * It should be set on the last CP DMA packet. */
1163 #define CP_DMA_SYNC	(1 << 0)
1164 
1165 /* Set this if the source data was used as a destination in a previous CP DMA
1166  * packet. It's for preventing a read-after-write (RAW) hazard between two
1167  * CP DMA packets. */
1168 #define CP_DMA_RAW_WAIT	(1 << 1)
1169 #define CP_DMA_USE_L2	(1 << 2)
1170 #define CP_DMA_CLEAR	(1 << 3)
1171 
1172 /* Alignment for optimal performance. */
1173 #define SI_CPDMA_ALIGNMENT	32
1174 
1175 /* The max number of bytes that can be copied per packet. */
cp_dma_max_byte_count(struct radv_cmd_buffer * cmd_buffer)1176 static inline unsigned cp_dma_max_byte_count(struct radv_cmd_buffer *cmd_buffer)
1177 {
1178 	unsigned max = cmd_buffer->device->physical_device->rad_info.chip_class >= GFX9 ?
1179 			       S_414_BYTE_COUNT_GFX9(~0u) :
1180 			       S_414_BYTE_COUNT_GFX6(~0u);
1181 
1182 	/* make it aligned for optimal performance */
1183 	return max & ~(SI_CPDMA_ALIGNMENT - 1);
1184 }
1185 
1186 /* Emit a CP DMA packet to do a copy from one buffer to another, or to clear
1187  * a buffer. The size must fit in bits [20:0]. If CP_DMA_CLEAR is set, src_va is a 32-bit
1188  * clear value.
1189  */
si_emit_cp_dma(struct radv_cmd_buffer * cmd_buffer,uint64_t dst_va,uint64_t src_va,unsigned size,unsigned flags)1190 static void si_emit_cp_dma(struct radv_cmd_buffer *cmd_buffer,
1191 			   uint64_t dst_va, uint64_t src_va,
1192 			   unsigned size, unsigned flags)
1193 {
1194 	struct radeon_winsys_cs *cs = cmd_buffer->cs;
1195 	uint32_t header = 0, command = 0;
1196 
1197 	assert(size);
1198 	assert(size <= cp_dma_max_byte_count(cmd_buffer));
1199 
1200 	radeon_check_space(cmd_buffer->device->ws, cmd_buffer->cs, 9);
1201 	if (cmd_buffer->device->physical_device->rad_info.chip_class >= GFX9)
1202 		command |= S_414_BYTE_COUNT_GFX9(size);
1203 	else
1204 		command |= S_414_BYTE_COUNT_GFX6(size);
1205 
1206 	/* Sync flags. */
1207 	if (flags & CP_DMA_SYNC)
1208 		header |= S_411_CP_SYNC(1);
1209 	else {
1210 		if (cmd_buffer->device->physical_device->rad_info.chip_class >= GFX9)
1211 			command |= S_414_DISABLE_WR_CONFIRM_GFX9(1);
1212 		else
1213 			command |= S_414_DISABLE_WR_CONFIRM_GFX6(1);
1214 	}
1215 
1216 	if (flags & CP_DMA_RAW_WAIT)
1217 		command |= S_414_RAW_WAIT(1);
1218 
1219 	/* Src and dst flags. */
1220 	if (cmd_buffer->device->physical_device->rad_info.chip_class >= GFX9 &&
1221 	    !(flags & CP_DMA_CLEAR) &&
1222 	    src_va == dst_va)
1223 		header |= S_411_DSL_SEL(V_411_NOWHERE); /* prefetch only */
1224 	else if (flags & CP_DMA_USE_L2)
1225 		header |= S_411_DSL_SEL(V_411_DST_ADDR_TC_L2);
1226 
1227 	if (flags & CP_DMA_CLEAR)
1228 		header |= S_411_SRC_SEL(V_411_DATA);
1229 	else if (flags & CP_DMA_USE_L2)
1230 		header |= S_411_SRC_SEL(V_411_SRC_ADDR_TC_L2);
1231 
1232 	if (cmd_buffer->device->physical_device->rad_info.chip_class >= CIK) {
1233 		radeon_emit(cs, PKT3(PKT3_DMA_DATA, 5, cmd_buffer->state.predicating));
1234 		radeon_emit(cs, header);
1235 		radeon_emit(cs, src_va);		/* SRC_ADDR_LO [31:0] */
1236 		radeon_emit(cs, src_va >> 32);		/* SRC_ADDR_HI [31:0] */
1237 		radeon_emit(cs, dst_va);		/* DST_ADDR_LO [31:0] */
1238 		radeon_emit(cs, dst_va >> 32);		/* DST_ADDR_HI [31:0] */
1239 		radeon_emit(cs, command);
1240 	} else {
1241 		assert(!(flags & CP_DMA_USE_L2));
1242 		header |= S_411_SRC_ADDR_HI(src_va >> 32);
1243 		radeon_emit(cs, PKT3(PKT3_CP_DMA, 4, cmd_buffer->state.predicating));
1244 		radeon_emit(cs, src_va);			/* SRC_ADDR_LO [31:0] */
1245 		radeon_emit(cs, header);			/* SRC_ADDR_HI [15:0] + flags. */
1246 		radeon_emit(cs, dst_va);			/* DST_ADDR_LO [31:0] */
1247 		radeon_emit(cs, (dst_va >> 32) & 0xffff);	/* DST_ADDR_HI [15:0] */
1248 		radeon_emit(cs, command);
1249 	}
1250 
1251 	/* CP DMA is executed in ME, but index buffers are read by PFP.
1252 	 * This ensures that ME (CP DMA) is idle before PFP starts fetching
1253 	 * indices. If we wanted to execute CP DMA in PFP, this packet
1254 	 * should precede it.
1255 	 */
1256 	if ((flags & CP_DMA_SYNC) && cmd_buffer->queue_family_index == RADV_QUEUE_GENERAL) {
1257 		radeon_emit(cs, PKT3(PKT3_PFP_SYNC_ME, 0, cmd_buffer->state.predicating));
1258 		radeon_emit(cs, 0);
1259 	}
1260 
1261 	if (unlikely(cmd_buffer->device->trace_bo))
1262 		radv_cmd_buffer_trace_emit(cmd_buffer);
1263 }
1264 
si_cp_dma_prefetch(struct radv_cmd_buffer * cmd_buffer,uint64_t va,unsigned size)1265 void si_cp_dma_prefetch(struct radv_cmd_buffer *cmd_buffer, uint64_t va,
1266                         unsigned size)
1267 {
1268 	uint64_t aligned_va = va & ~(SI_CPDMA_ALIGNMENT - 1);
1269 	uint64_t aligned_size = ((va + size + SI_CPDMA_ALIGNMENT -1) & ~(SI_CPDMA_ALIGNMENT - 1)) - aligned_va;
1270 
1271 	si_emit_cp_dma(cmd_buffer, aligned_va, aligned_va,
1272 		       aligned_size, CP_DMA_USE_L2);
1273 }
1274 
si_cp_dma_prepare(struct radv_cmd_buffer * cmd_buffer,uint64_t byte_count,uint64_t remaining_size,unsigned * flags)1275 static void si_cp_dma_prepare(struct radv_cmd_buffer *cmd_buffer, uint64_t byte_count,
1276 			      uint64_t remaining_size, unsigned *flags)
1277 {
1278 
1279 	/* Flush the caches for the first copy only.
1280 	 * Also wait for the previous CP DMA operations.
1281 	 */
1282 	if (cmd_buffer->state.flush_bits) {
1283 		si_emit_cache_flush(cmd_buffer);
1284 		*flags |= CP_DMA_RAW_WAIT;
1285 	}
1286 
1287 	/* Do the synchronization after the last dma, so that all data
1288 	 * is written to memory.
1289 	 */
1290 	if (byte_count == remaining_size)
1291 		*flags |= CP_DMA_SYNC;
1292 }
1293 
si_cp_dma_realign_engine(struct radv_cmd_buffer * cmd_buffer,unsigned size)1294 static void si_cp_dma_realign_engine(struct radv_cmd_buffer *cmd_buffer, unsigned size)
1295 {
1296 	uint64_t va;
1297 	uint32_t offset;
1298 	unsigned dma_flags = 0;
1299 	unsigned buf_size = SI_CPDMA_ALIGNMENT * 2;
1300 	void *ptr;
1301 
1302 	assert(size < SI_CPDMA_ALIGNMENT);
1303 
1304 	radv_cmd_buffer_upload_alloc(cmd_buffer, buf_size, SI_CPDMA_ALIGNMENT,  &offset, &ptr);
1305 
1306 	va = radv_buffer_get_va(cmd_buffer->upload.upload_bo);
1307 	va += offset;
1308 
1309 	si_cp_dma_prepare(cmd_buffer, size, size, &dma_flags);
1310 
1311 	si_emit_cp_dma(cmd_buffer, va, va + SI_CPDMA_ALIGNMENT, size,
1312 		       dma_flags);
1313 }
1314 
si_cp_dma_buffer_copy(struct radv_cmd_buffer * cmd_buffer,uint64_t src_va,uint64_t dest_va,uint64_t size)1315 void si_cp_dma_buffer_copy(struct radv_cmd_buffer *cmd_buffer,
1316 			   uint64_t src_va, uint64_t dest_va,
1317 			   uint64_t size)
1318 {
1319 	uint64_t main_src_va, main_dest_va;
1320 	uint64_t skipped_size = 0, realign_size = 0;
1321 
1322 
1323 	if (cmd_buffer->device->physical_device->rad_info.family <= CHIP_CARRIZO ||
1324 	    cmd_buffer->device->physical_device->rad_info.family == CHIP_STONEY) {
1325 		/* If the size is not aligned, we must add a dummy copy at the end
1326 		 * just to align the internal counter. Otherwise, the DMA engine
1327 		 * would slow down by an order of magnitude for following copies.
1328 		 */
1329 		if (size % SI_CPDMA_ALIGNMENT)
1330 			realign_size = SI_CPDMA_ALIGNMENT - (size % SI_CPDMA_ALIGNMENT);
1331 
1332 		/* If the copy begins unaligned, we must start copying from the next
1333 		 * aligned block and the skipped part should be copied after everything
1334 		 * else has been copied. Only the src alignment matters, not dst.
1335 		 */
1336 		if (src_va % SI_CPDMA_ALIGNMENT) {
1337 			skipped_size = SI_CPDMA_ALIGNMENT - (src_va % SI_CPDMA_ALIGNMENT);
1338 			/* The main part will be skipped if the size is too small. */
1339 			skipped_size = MIN2(skipped_size, size);
1340 			size -= skipped_size;
1341 		}
1342 	}
1343 	main_src_va = src_va + skipped_size;
1344 	main_dest_va = dest_va + skipped_size;
1345 
1346 	while (size) {
1347 		unsigned dma_flags = 0;
1348 		unsigned byte_count = MIN2(size, cp_dma_max_byte_count(cmd_buffer));
1349 
1350 		si_cp_dma_prepare(cmd_buffer, byte_count,
1351 				  size + skipped_size + realign_size,
1352 				  &dma_flags);
1353 
1354 		si_emit_cp_dma(cmd_buffer, main_dest_va, main_src_va,
1355 			       byte_count, dma_flags);
1356 
1357 		size -= byte_count;
1358 		main_src_va += byte_count;
1359 		main_dest_va += byte_count;
1360 	}
1361 
1362 	if (skipped_size) {
1363 		unsigned dma_flags = 0;
1364 
1365 		si_cp_dma_prepare(cmd_buffer, skipped_size,
1366 				  size + skipped_size + realign_size,
1367 				  &dma_flags);
1368 
1369 		si_emit_cp_dma(cmd_buffer, dest_va, src_va,
1370 			       skipped_size, dma_flags);
1371 	}
1372 	if (realign_size)
1373 		si_cp_dma_realign_engine(cmd_buffer, realign_size);
1374 }
1375 
si_cp_dma_clear_buffer(struct radv_cmd_buffer * cmd_buffer,uint64_t va,uint64_t size,unsigned value)1376 void si_cp_dma_clear_buffer(struct radv_cmd_buffer *cmd_buffer, uint64_t va,
1377 			    uint64_t size, unsigned value)
1378 {
1379 
1380 	if (!size)
1381 		return;
1382 
1383 	assert(va % 4 == 0 && size % 4 == 0);
1384 
1385 	while (size) {
1386 		unsigned byte_count = MIN2(size, cp_dma_max_byte_count(cmd_buffer));
1387 		unsigned dma_flags = CP_DMA_CLEAR;
1388 
1389 		si_cp_dma_prepare(cmd_buffer, byte_count, size, &dma_flags);
1390 
1391 		/* Emit the clear packet. */
1392 		si_emit_cp_dma(cmd_buffer, va, value, byte_count,
1393 			       dma_flags);
1394 
1395 		size -= byte_count;
1396 		va += byte_count;
1397 	}
1398 }
1399 
1400 /* For MSAA sample positions. */
1401 #define FILL_SREG(s0x, s0y, s1x, s1y, s2x, s2y, s3x, s3y)  \
1402 	(((s0x) & 0xf) | (((unsigned)(s0y) & 0xf) << 4) |		   \
1403 	(((unsigned)(s1x) & 0xf) << 8) | (((unsigned)(s1y) & 0xf) << 12) |	   \
1404 	(((unsigned)(s2x) & 0xf) << 16) | (((unsigned)(s2y) & 0xf) << 20) |	   \
1405 	 (((unsigned)(s3x) & 0xf) << 24) | (((unsigned)(s3y) & 0xf) << 28))
1406 
1407 
1408 /* 2xMSAA
1409  * There are two locations (4, 4), (-4, -4). */
1410 const uint32_t eg_sample_locs_2x[4] = {
1411 	FILL_SREG(4, 4, -4, -4, 4, 4, -4, -4),
1412 	FILL_SREG(4, 4, -4, -4, 4, 4, -4, -4),
1413 	FILL_SREG(4, 4, -4, -4, 4, 4, -4, -4),
1414 	FILL_SREG(4, 4, -4, -4, 4, 4, -4, -4),
1415 };
1416 const unsigned eg_max_dist_2x = 4;
1417 /* 4xMSAA
1418  * There are 4 locations: (-2, 6), (6, -2), (-6, 2), (2, 6). */
1419 const uint32_t eg_sample_locs_4x[4] = {
1420 	FILL_SREG(-2, -6, 6, -2, -6, 2, 2, 6),
1421 	FILL_SREG(-2, -6, 6, -2, -6, 2, 2, 6),
1422 	FILL_SREG(-2, -6, 6, -2, -6, 2, 2, 6),
1423 	FILL_SREG(-2, -6, 6, -2, -6, 2, 2, 6),
1424 };
1425 const unsigned eg_max_dist_4x = 6;
1426 
1427 /* Cayman 8xMSAA */
1428 static const uint32_t cm_sample_locs_8x[] = {
1429 	FILL_SREG( 1, -3, -1,  3, 5,  1, -3, -5),
1430 	FILL_SREG( 1, -3, -1,  3, 5,  1, -3, -5),
1431 	FILL_SREG( 1, -3, -1,  3, 5,  1, -3, -5),
1432 	FILL_SREG( 1, -3, -1,  3, 5,  1, -3, -5),
1433 	FILL_SREG(-5,  5, -7, -1, 3,  7,  7, -7),
1434 	FILL_SREG(-5,  5, -7, -1, 3,  7,  7, -7),
1435 	FILL_SREG(-5,  5, -7, -1, 3,  7,  7, -7),
1436 	FILL_SREG(-5,  5, -7, -1, 3,  7,  7, -7),
1437 };
1438 static const unsigned cm_max_dist_8x = 8;
1439 /* Cayman 16xMSAA */
1440 static const uint32_t cm_sample_locs_16x[] = {
1441 	FILL_SREG( 1,  1, -1, -3, -3,  2,  4, -1),
1442 	FILL_SREG( 1,  1, -1, -3, -3,  2,  4, -1),
1443 	FILL_SREG( 1,  1, -1, -3, -3,  2,  4, -1),
1444 	FILL_SREG( 1,  1, -1, -3, -3,  2,  4, -1),
1445 	FILL_SREG(-5, -2,  2,  5,  5,  3,  3, -5),
1446 	FILL_SREG(-5, -2,  2,  5,  5,  3,  3, -5),
1447 	FILL_SREG(-5, -2,  2,  5,  5,  3,  3, -5),
1448 	FILL_SREG(-5, -2,  2,  5,  5,  3,  3, -5),
1449 	FILL_SREG(-2,  6,  0, -7, -4, -6, -6,  4),
1450 	FILL_SREG(-2,  6,  0, -7, -4, -6, -6,  4),
1451 	FILL_SREG(-2,  6,  0, -7, -4, -6, -6,  4),
1452 	FILL_SREG(-2,  6,  0, -7, -4, -6, -6,  4),
1453 	FILL_SREG(-8,  0,  7, -4,  6,  7, -7, -8),
1454 	FILL_SREG(-8,  0,  7, -4,  6,  7, -7, -8),
1455 	FILL_SREG(-8,  0,  7, -4,  6,  7, -7, -8),
1456 	FILL_SREG(-8,  0,  7, -4,  6,  7, -7, -8),
1457 };
1458 static const unsigned cm_max_dist_16x = 8;
1459 
radv_cayman_get_maxdist(int log_samples)1460 unsigned radv_cayman_get_maxdist(int log_samples)
1461 {
1462 	unsigned max_dist[] = {
1463 		0,
1464 		eg_max_dist_2x,
1465 		eg_max_dist_4x,
1466 		cm_max_dist_8x,
1467 		cm_max_dist_16x
1468 	};
1469 	return max_dist[log_samples];
1470 }
1471 
radv_cayman_emit_msaa_sample_locs(struct radeon_winsys_cs * cs,int nr_samples)1472 void radv_cayman_emit_msaa_sample_locs(struct radeon_winsys_cs *cs, int nr_samples)
1473 {
1474 	switch (nr_samples) {
1475 	default:
1476 	case 1:
1477 		radeon_set_context_reg(cs, R_028BF8_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0, 0);
1478 		radeon_set_context_reg(cs, R_028C08_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0, 0);
1479 		radeon_set_context_reg(cs, R_028C18_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0, 0);
1480 		radeon_set_context_reg(cs, R_028C28_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0, 0);
1481 		break;
1482 	case 2:
1483 		radeon_set_context_reg(cs, R_028BF8_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0, eg_sample_locs_2x[0]);
1484 		radeon_set_context_reg(cs, R_028C08_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0, eg_sample_locs_2x[1]);
1485 		radeon_set_context_reg(cs, R_028C18_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0, eg_sample_locs_2x[2]);
1486 		radeon_set_context_reg(cs, R_028C28_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0, eg_sample_locs_2x[3]);
1487 		break;
1488 	case 4:
1489 		radeon_set_context_reg(cs, R_028BF8_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0, eg_sample_locs_4x[0]);
1490 		radeon_set_context_reg(cs, R_028C08_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0, eg_sample_locs_4x[1]);
1491 		radeon_set_context_reg(cs, R_028C18_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0, eg_sample_locs_4x[2]);
1492 		radeon_set_context_reg(cs, R_028C28_PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0, eg_sample_locs_4x[3]);
1493 		break;
1494 	case 8:
1495 		radeon_set_context_reg_seq(cs, R_028BF8_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0, 14);
1496 		radeon_emit(cs, cm_sample_locs_8x[0]);
1497 		radeon_emit(cs, cm_sample_locs_8x[4]);
1498 		radeon_emit(cs, 0);
1499 		radeon_emit(cs, 0);
1500 		radeon_emit(cs, cm_sample_locs_8x[1]);
1501 		radeon_emit(cs, cm_sample_locs_8x[5]);
1502 		radeon_emit(cs, 0);
1503 		radeon_emit(cs, 0);
1504 		radeon_emit(cs, cm_sample_locs_8x[2]);
1505 		radeon_emit(cs, cm_sample_locs_8x[6]);
1506 		radeon_emit(cs, 0);
1507 		radeon_emit(cs, 0);
1508 		radeon_emit(cs, cm_sample_locs_8x[3]);
1509 		radeon_emit(cs, cm_sample_locs_8x[7]);
1510 		break;
1511 	case 16:
1512 		radeon_set_context_reg_seq(cs, R_028BF8_PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0, 16);
1513 		radeon_emit(cs, cm_sample_locs_16x[0]);
1514 		radeon_emit(cs, cm_sample_locs_16x[4]);
1515 		radeon_emit(cs, cm_sample_locs_16x[8]);
1516 		radeon_emit(cs, cm_sample_locs_16x[12]);
1517 		radeon_emit(cs, cm_sample_locs_16x[1]);
1518 		radeon_emit(cs, cm_sample_locs_16x[5]);
1519 		radeon_emit(cs, cm_sample_locs_16x[9]);
1520 		radeon_emit(cs, cm_sample_locs_16x[13]);
1521 		radeon_emit(cs, cm_sample_locs_16x[2]);
1522 		radeon_emit(cs, cm_sample_locs_16x[6]);
1523 		radeon_emit(cs, cm_sample_locs_16x[10]);
1524 		radeon_emit(cs, cm_sample_locs_16x[14]);
1525 		radeon_emit(cs, cm_sample_locs_16x[3]);
1526 		radeon_emit(cs, cm_sample_locs_16x[7]);
1527 		radeon_emit(cs, cm_sample_locs_16x[11]);
1528 		radeon_emit(cs, cm_sample_locs_16x[15]);
1529 		break;
1530 	}
1531 }
1532 
radv_cayman_get_sample_position(struct radv_device * device,unsigned sample_count,unsigned sample_index,float * out_value)1533 static void radv_cayman_get_sample_position(struct radv_device *device,
1534 					    unsigned sample_count,
1535 					    unsigned sample_index, float *out_value)
1536 {
1537 	int offset, index;
1538 	struct {
1539 		int idx:4;
1540 	} val;
1541 	switch (sample_count) {
1542 	case 1:
1543 	default:
1544 		out_value[0] = out_value[1] = 0.5;
1545 		break;
1546 	case 2:
1547 		offset = 4 * (sample_index * 2);
1548 		val.idx = (eg_sample_locs_2x[0] >> offset) & 0xf;
1549 		out_value[0] = (float)(val.idx + 8) / 16.0f;
1550 		val.idx = (eg_sample_locs_2x[0] >> (offset + 4)) & 0xf;
1551 		out_value[1] = (float)(val.idx + 8) / 16.0f;
1552 		break;
1553 	case 4:
1554 		offset = 4 * (sample_index * 2);
1555 		val.idx = (eg_sample_locs_4x[0] >> offset) & 0xf;
1556 		out_value[0] = (float)(val.idx + 8) / 16.0f;
1557 		val.idx = (eg_sample_locs_4x[0] >> (offset + 4)) & 0xf;
1558 		out_value[1] = (float)(val.idx + 8) / 16.0f;
1559 		break;
1560 	case 8:
1561 		offset = 4 * (sample_index % 4 * 2);
1562 		index = (sample_index / 4) * 4;
1563 		val.idx = (cm_sample_locs_8x[index] >> offset) & 0xf;
1564 		out_value[0] = (float)(val.idx + 8) / 16.0f;
1565 		val.idx = (cm_sample_locs_8x[index] >> (offset + 4)) & 0xf;
1566 		out_value[1] = (float)(val.idx + 8) / 16.0f;
1567 		break;
1568 	case 16:
1569 		offset = 4 * (sample_index % 4 * 2);
1570 		index = (sample_index / 4) * 4;
1571 		val.idx = (cm_sample_locs_16x[index] >> offset) & 0xf;
1572 		out_value[0] = (float)(val.idx + 8) / 16.0f;
1573 		val.idx = (cm_sample_locs_16x[index] >> (offset + 4)) & 0xf;
1574 		out_value[1] = (float)(val.idx + 8) / 16.0f;
1575 		break;
1576 	}
1577 }
1578 
radv_device_init_msaa(struct radv_device * device)1579 void radv_device_init_msaa(struct radv_device *device)
1580 {
1581 	int i;
1582 	radv_cayman_get_sample_position(device, 1, 0, device->sample_locations_1x[0]);
1583 
1584 	for (i = 0; i < 2; i++)
1585 		radv_cayman_get_sample_position(device, 2, i, device->sample_locations_2x[i]);
1586 	for (i = 0; i < 4; i++)
1587 		radv_cayman_get_sample_position(device, 4, i, device->sample_locations_4x[i]);
1588 	for (i = 0; i < 8; i++)
1589 		radv_cayman_get_sample_position(device, 8, i, device->sample_locations_8x[i]);
1590 	for (i = 0; i < 16; i++)
1591 		radv_cayman_get_sample_position(device, 16, i, device->sample_locations_16x[i]);
1592 }
1593