Home
last modified time | relevance | path

Searched refs:BIT15 (Results 1 – 25 of 66) sorted by relevance

123

/device/linaro/bootloader/edk2/Omap35xxPkg/Include/Omap3530/
DOmap3530Prcm.h43 #define CM_FCLKEN1_CORE_EN_I2C1_MASK BIT15
45 #define CM_FCLKEN1_CORE_EN_I2C1_ENABLE BIT15
47 #define CM_ICLKEN1_CORE_EN_I2C1_MASK BIT15
49 #define CM_ICLKEN1_CORE_EN_I2C1_ENABLE BIT15
118 #define CM_FCLKEN_PER_EN_GPIO4_ENABLE BIT15
143 #define CM_ICLKEN_PER_EN_GPIO4_ENABLE BIT15
DOmap3530Dma.h102 #define DMA4_CCR_DST_AMODE_SINGLE_INDEX (BIT15 | 0)
103 #define DMA4_CCR_DST_AMODE_DOUBLE_INDEX (BIT15 | BIT14)
DOmap3530I2c.h47 #define I2C_EN BIT15
/device/linaro/bootloader/OpenPlatformPkg/Drivers/Net/Lan91xDxe/
DLan91xDxeHw.h84 #define TCR_SWFDUP BIT15
112 #define RCR_SOFT_RST BIT15
132 #define CR_EPH_POWER_EN BIT15
173 #define FIFO_REMPTY BIT15
180 #define PTR_RCV BIT15
210 #define RX_ALGN_ERR BIT15
252 #define PHYCR_RESET BIT15 // Do a PHY reset
265 #define PHYSTS_100BASE_T4 BIT15 // Base T4 ability
/device/linaro/bootloader/edk2/Vlv2DeviceRefCodePkg/ValleyView2Soc/SouthCluster/Include/PchRegs/
DPchRegsSpi.h46 #define B_PCH_SPI_HSFS_FLOCKDN BIT15 // Flash Configuration Lock-Down
62 #define B_PCH_SPI_PR0_RPE BIT15 // Read Protection Enable
68 #define B_PCH_SPI_PR1_RPE BIT15 // Read Protection Enable
76 #define B_PCH_SPI_OPTYPE7_MASK (BIT15 | BIT14) // Opcode Type 7 Mask
DPchRegsUsb.h68 #define B_PCH_EHCI_PWR_CNTL_STS_PME_STS BIT15 // PME Status
91 #define B_PCH_XHCI_PWR_CNTL_STS_PME_STS BIT15
DPchRegsPcu.h88 #define B_PCH_LPC_DEV_STS_DPE BIT15 // Detected Parity Error
195 #define B_PCH_LPC_FWH_BIOS_DEC_EF8 BIT15 // F8-FF Enable
464 #define B_PCH_ACPI_PM1_STS_WAK BIT15 // Wake Status
591 #define B_PCH_SMI_STS_ILB BIT15 // ILB SMI Status
666 #define B_PCH_PMC_PRSTS_PM_WD_TMR BIT15 // PMC Watchdog Timer Status
701 #define B_PCH_PMC_GEN_PMCON_PME_B0_S5_DIS BIT15 // PME B0 S5 Disable
762 #define B_PCH_PMC_FUNC_DIS_USH BIT15 // USH (USB3) Disable
802 #define B_PCH_PMC_GPI_ROUT_7 (BIT15 | BIT14)
855 #define B_PCH_PMC_PSS_PG_STS_OTG_VCCACLK BIT15 // OTG VCCACLK
885 #define B_PCH_PMC_D3_STS_0_USH BIT15 // USH
[all …]
DPchRegsLpss.h119 #define B_PCH_LPSS_DMAC_PCS_PMESTS BIT15 // PME Status
204 #define B_PCH_LPSS_I2C_PCS_PMESTS BIT15 // PME Status
291 #define B_PCH_LPSS_PWM_PCS_PMESTS BIT15 // PME Status
378 #define B_PCH_LPSS_HSUART_PCS_PMESTS BIT15 // PME Status
470 #define B_PCH_LPSS_SPI_PCS_PMESTS BIT15 // PME Status
DPchRegsSata.h80 #define B_PCH_SATA_PCISTS_DPE BIT15 // Detected Parity Error
160 #define B_PCH_SATA_PMCS_PMES BIT15 // PME Status
186 #define B_PCH_SATA_PCS_OOB_RETRY BIT15 // OOB Retry Mode
DPchRegsHda.h50 #define B_PCH_HDA_PCS_PMES BIT15 // PME Status
/device/linaro/bootloader/edk2/EmbeddedPkg/Drivers/Lan9118Dxe/
DLan9118DxeHw.h144 #define RXSTATUS_ES BIT15 // Reports any error from b…
157 #define TXSTATUS_ES BIT15 // Reports any errors from …
184 #define INSTS_RWT BIT15 // Packet > 2048 bytes receiv…
226 #define PHYCR_RESET BIT15 // Do a PHY reset
239 #define PHYSTS_100BASE_T4 BIT15 // Base T4 ability
280 #define MACCR_HO BIT15 // Hash Only Filtering Mode
299 #define RXCFG_RX_DUMP BIT15 // Clear Rx data and status FIFOs
309 #define TXCFG_TXS_DUMP BIT15 // Clear Tx Status FIFO
/device/linaro/bootloader/edk2/QuarkSocPkg/QuarkNorthCluster/MemoryInit/Pei/
Dgeneral_definitions.h32 #undef BIT15
68 #define BIT15 0x00008000U macro
/device/linaro/bootloader/edk2/Vlv2TbltDevicePkg/Include/Guid/
DBoardFeatures.h62 #define B_BOARD_FEATURES_FORM_FACTOR_MASK (BIT15|BIT16|BIT17|BIT18|BIT19)
63 #define B_BOARD_FEATURES_FORM_FACTOR_PBTX BIT15
156 #define B_BOARD_FEATURES_FORM_FACTOR_MASK (BIT15|BIT16|BIT17|BIT18|BIT19|BIT20)
157 #define B_BOARD_FEATURES_FORM_FACTOR_PBTX BIT15
/device/linaro/bootloader/edk2/UefiCpuPkg/Include/Register/
DStmStatusCode.h70 #define ERROR_INVALID_API (BIT31 | BIT17 | BIT16 | BIT15 | 0x0001)
71 #define ERROR_INVALID_PARAMETER (BIT31 | BIT17 | BIT16 | BIT15 | 0x0002)
/device/linaro/bootloader/edk2/QuarkSocPkg/QuarkNorthCluster/Include/
DQuarkNcSocId.h157 #define TS_ENABLE (BIT15)
446 #define B_QNC_PM1BLK_PM1S_ALL (BIT15+BIT14+BIT10+BIT5+BIT0)
447 #define B_QNC_PM1BLK_PM1S_WAKE (BIT15)
658 #define B_QNC_PCIE_LCAP_EL1_MASK (BIT17 | BIT16 | BIT15) //L1 Exit latency mask
689 #define B_QNC_PCIE_CCFG_UNRS (BIT15) // Upstream Non-Posted Request Size
723 #define B_QNC_RCRB_SPIS_SCL (BIT15) // SPI Configuration Lockdown
/device/linaro/bootloader/edk2/OvmfPkg/Include/IndustryStandard/
DI440FxPiix4.h36 #define PIIX4_PMBA_MASK (BIT15 | BIT14 | BIT13 | BIT12 | BIT11 | \
DVirtio095Net.h56 #define VIRTIO_NET_F_MRG_RXBUF BIT15 // guest can merge receive buffers
DQ35MchIch9.h79 #define ICH9_PMBASE_MASK (BIT15 | BIT14 | BIT13 | BIT12 | BIT11 | \
/device/linaro/bootloader/edk2/ArmPlatformPkg/Include/Drivers/
DSP804Timer.h48 #define SP810_SYS_CTRL_TIMER0_TIMCLK BIT15 // 0=REFCLK, 1=TIMCLK
/device/linaro/bootloader/edk2/MdeModulePkg/Bus/Pci/PciBusDxe/
DPciPowerManagement.c69 PowerManagementCSR |= BIT15; in ResetPowerManagementFeature()
/device/linaro/bootloader/edk2/DuetPkg/PciBusNoEnumerationDxe/
DPciPowerManagement.c82 PowerManagementCSR |= BIT15; in ResetPowerManagementFeature()
/device/linaro/bootloader/OpenPlatformPkg/Platforms/Hisilicon/HiKey960/Include/
DHkadc.h29 #define WR0_WRITE_MODE BIT15
/device/linaro/bootloader/edk2/Vlv2TbltDevicePkg/Include/
DCommonIncludes.h101 #define BIT15 0x00008000
/device/linaro/bootloader/edk2/Vlv2DeviceRefCodePkg/ValleyView2Soc/SouthCluster/Include/
DPchRegs.h61 #define BIT15 0x8000 macro
/device/linaro/bootloader/edk2/Omap35xxPkg/LcdGraphicsOutputDxe/
DLcdGraphicsOutputDxe.h142 #define BYPASS_MODE (BIT15 | BIT16)

123