/external/vixl/test/aarch32/ |
D | test-simulator-cond-rd-rn-rm-sel-t32.cc | 449 __ Mrs(saved_q_bit, APSR); in TestHelper() 461 __ Mrs(saved_nzcv_bits, APSR); in TestHelper() 483 __ Mrs(nzcv_bits, APSR); in TestHelper() 491 __ Mrs(q_bit, APSR); in TestHelper() 499 __ Mrs(ge_bits, APSR); in TestHelper()
|
D | test-simulator-cond-rd-rn-rm-sel-a32.cc | 449 __ Mrs(saved_q_bit, APSR); in TestHelper() 461 __ Mrs(saved_nzcv_bits, APSR); in TestHelper() 483 __ Mrs(nzcv_bits, APSR); in TestHelper() 491 __ Mrs(q_bit, APSR); in TestHelper() 499 __ Mrs(ge_bits, APSR); in TestHelper()
|
D | test-simulator-cond-rd-rn-rm-q-t32.cc | 456 __ Mrs(saved_q_bit, APSR); in TestHelper() 468 __ Mrs(saved_nzcv_bits, APSR); in TestHelper() 490 __ Mrs(nzcv_bits, APSR); in TestHelper() 498 __ Mrs(q_bit, APSR); in TestHelper() 506 __ Mrs(ge_bits, APSR); in TestHelper()
|
D | test-simulator-cond-rd-rn-rm-q-a32.cc | 456 __ Mrs(saved_q_bit, APSR); in TestHelper() 468 __ Mrs(saved_nzcv_bits, APSR); in TestHelper() 490 __ Mrs(nzcv_bits, APSR); in TestHelper() 498 __ Mrs(q_bit, APSR); in TestHelper() 506 __ Mrs(ge_bits, APSR); in TestHelper()
|
D | test-simulator-cond-rd-rn-rm-ge-t32.cc | 472 __ Mrs(saved_q_bit, APSR); in TestHelper() 484 __ Mrs(saved_nzcv_bits, APSR); in TestHelper() 506 __ Mrs(nzcv_bits, APSR); in TestHelper() 514 __ Mrs(q_bit, APSR); in TestHelper() 522 __ Mrs(ge_bits, APSR); in TestHelper()
|
D | test-simulator-cond-rd-rn-rm-ge-a32.cc | 472 __ Mrs(saved_q_bit, APSR); in TestHelper() 484 __ Mrs(saved_nzcv_bits, APSR); in TestHelper() 506 __ Mrs(nzcv_bits, APSR); in TestHelper() 514 __ Mrs(q_bit, APSR); in TestHelper() 522 __ Mrs(ge_bits, APSR); in TestHelper()
|
D | test-simulator-cond-rd-operand-const-a32.cc | 518 __ Mrs(saved_q_bit, APSR); in TestHelper() 532 __ Mrs(nzcv_bits, APSR); in TestHelper()
|
D | test-simulator-cond-rd-operand-imm16-t32.cc | 471 __ Mrs(saved_q_bit, APSR); in TestHelper() 485 __ Mrs(nzcv_bits, APSR); in TestHelper()
|
D | test-simulator-cond-rd-operand-const-t32.cc | 633 __ Mrs(saved_q_bit, APSR); in TestHelper() 647 __ Mrs(nzcv_bits, APSR); in TestHelper()
|
D | test-utils-aarch32.cc | 80 __ Mrs(tmp, APSR); in Dump()
|
D | test-simulator-cond-rd-operand-rn-ror-amount-a32.cc | 620 __ Mrs(saved_q_bit, APSR); in TestHelper() 635 __ Mrs(nzcv_bits, APSR); in TestHelper()
|
D | test-simulator-cond-rd-operand-rn-t32.cc | 555 __ Mrs(saved_q_bit, APSR); in TestHelper() 570 __ Mrs(nzcv_bits, APSR); in TestHelper()
|
D | test-simulator-cond-rd-operand-rn-a32.cc | 555 __ Mrs(saved_q_bit, APSR); in TestHelper() 570 __ Mrs(nzcv_bits, APSR); in TestHelper()
|
D | test-simulator-cond-rd-operand-rn-ror-amount-t32.cc | 620 __ Mrs(saved_q_bit, APSR); in TestHelper() 635 __ Mrs(nzcv_bits, APSR); in TestHelper()
|
D | test-simulator-cond-rd-rn-rm-a32.cc | 1560 __ Mrs(saved_q_bit, APSR); in TestHelper() 1572 __ Mrs(saved_nzcv_bits, APSR); in TestHelper() 1594 __ Mrs(nzcv_bits, APSR); in TestHelper() 1602 __ Mrs(q_bit, APSR); in TestHelper() 1610 __ Mrs(ge_bits, APSR); in TestHelper()
|
D | test-simulator-cond-rd-rn-rm-t32.cc | 1558 __ Mrs(saved_q_bit, APSR); in TestHelper() 1570 __ Mrs(saved_nzcv_bits, APSR); in TestHelper() 1592 __ Mrs(nzcv_bits, APSR); in TestHelper() 1600 __ Mrs(q_bit, APSR); in TestHelper() 1608 __ Mrs(ge_bits, APSR); in TestHelper()
|
D | test-simulator-cond-rdlow-rnlow-rmlow-t32.cc | 937 __ Mrs(saved_q_bit, APSR); in TestHelper() 953 __ Mrs(nzcv_bits, APSR); in TestHelper()
|
D | test-simulator-cond-rd-operand-rn-shift-amount-1to32-a32.cc | 924 __ Mrs(saved_q_bit, APSR); in TestHelper() 939 __ Mrs(nzcv_bits, APSR); in TestHelper()
|
D | test-simulator-cond-rd-rn-operand-rm-t32.cc | 1154 __ Mrs(saved_q_bit, APSR); in TestHelper() 1170 __ Mrs(nzcv_bits, APSR); in TestHelper()
|
/external/llvm/test/CodeGen/ARM/ |
D | copy-cpsr.ll | 29 ; CHECK-THUMB: msr {{APSR|apsr}}_nzcvq, [[TMP]] @ encoding: [0x8{{[0-9a-f]}},0xf3,0x00,0x88]
|
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/ARM/ |
D | copy-cpsr.ll | 29 ; CHECK-THUMB: msr {{APSR|apsr}}_nzcvq, [[TMP]] @ encoding: [0x8{{[0-9a-f]}},0xf3,0x00,0x88]
|
/external/llvm/lib/Target/ARM/ |
D | ARMRegisterInfo.td | 161 // models the APSR when it's accessed by some special instructions. In such cases 164 def APSR : ARMReg<1, "apsr">; 216 // GPRs without the PC but with APSR. Some instructions allow accessing the 217 // APSR, while actually encoding PC in the register field. This is useful
|
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/ARM/ |
D | ARMRegisterInfo.td | 173 // models the APSR when it's accessed by some special instructions. In such cases 176 def APSR : ARMReg<1, "apsr">; 230 // GPRs without the PC but with APSR. Some instructions allow accessing the 231 // APSR, while actually encoding PC in the register field. This is useful
|
/external/swiftshader/third_party/subzero/src/ |
D | IceInstARM32.def | 104 // APSR's NZCV fields). For example, EQ is 0, but corresponds to Z = 1, and NE
|
/external/vixl/src/aarch32/ |
D | instructions-aarch32.cc | 210 case APSR: in GetName()
|