Home
last modified time | relevance | path

Searched refs:BIC (Results 1 – 25 of 83) sorted by relevance

1234

/external/boringssl/src/ssl/test/runner/poly1305/
Dsum_arm.s117 BIC $0xfc000000, R0, R0
118 BIC $0xfc000000, g, g
120 BIC $0xfc000000, R11, R11
121 BIC $0xfc000000, R12, R12
173 BIC $0xfc000000, g, g
174 BIC $0xfc000000, R4, R4
183 BIC $0xfc000000, R0, R0
184 BIC $0xfc000000, R6, R6
192 BIC $0xfc000000, g, R5
193 BIC $0xfc000000, R2, R7
[all …]
/external/arm-neon-tests/
DInitCache.s20 ;BIC r0, r0, #(0x1 <<12) ; Clear bit 0
22 ;BIC r0, r0, #(0x1 << 2) ; Clear bit 0
32 ;BIC r0, r0, #(0x1 << 1) ; L2EN bit, disable L2 cache
44 ;BIC r0, r0, #(0x1 << 11) ; Disable all forms of branch prediction
/external/swiftshader/third_party/llvm-7.0/llvm/test/MC/ARM/
Dnegative-immediates.s22 BIC r0, r1, #0xFFFFFF00
25 # CHECK-DISABLED: BIC
113 BIC r0, r1, #0xFFFFFF00
116 # CHECK-DISABLED: BIC
117 BIC.W r0, r1, #0xFFFFFF00
120 # CHECK-DISABLED: BIC.W
129 BIC r0, r1, #0xFEFFFEFF
132 # CHECK-DISABLED: BIC
/external/spirv-llvm/lib/SPIRV/
DOCLUtil.cpp546 getSrcAndDstElememntTypeName(BitCastInst* BIC) { in getSrcAndDstElememntTypeName() argument
547 if (!BIC) in getSrcAndDstElememntTypeName()
550 Type *SrcTy = BIC->getSrcTy(); in getSrcAndDstElememntTypeName()
551 Type *DstTy = BIC->getDestTy(); in getSrcAndDstElememntTypeName()
566 BitCastInst *BIC = dyn_cast<BitCastInst>(Inst); in isSamplerInitializer() local
567 auto Names = getSrcAndDstElememntTypeName(BIC); in isSamplerInitializer()
577 BitCastInst *BIC = dyn_cast<BitCastInst>(Inst); in isPipeStorageInitializer() local
578 auto Names = getSrcAndDstElememntTypeName(BIC); in isPipeStorageInitializer()
/external/libxaac/decoder/armv7/
Dixheaacd_conv_ergtoamplitude.s50 BIC R11, R11, #1
77 BIC R11, R11, #1
105 BIC R11, R11, #1
Dixheaacd_conv_ergtoamplitudelp.s51 BIC R6, R6, #1
77 BIC R6, R6, #1
105 BIC R6, R6, #1
Dixheaacd_rescale_subbandsamples.s134 BIC R7, R3, #1
183 BIC R7, R3, #1
Dixheaacd_tns_ar_filter_fixed_32x16.s50 BIC r4, r4, #3
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/ARM/
Darm-abi-attr.ll13 ; The stack is 8 byte aligned on AAPCS and 4 on APCS, so we should get a BIC
/external/llvm/test/CodeGen/ARM/
Darm-abi-attr.ll13 ; The stack is 8 byte aligned on AAPCS and 4 on APCS, so we should get a BIC
/external/vixl/test/aarch32/config/
Dcond-rd-rn-operand-rm-t32.json69 "Bic", // BIC<c>{<q>} {<Rdn>}, <Rdn>, <Rm> ; T1
70 // BIC{<c>}{<q>} {<Rd>}, <Rn>, <Rm> {, <shift> #<amount> } ; T2
232 "Bic", // BIC<c>{<q>} {<Rdn>}, <Rdn>, <Rm> ; T1
Dcond-rd-rn-operand-const-a32.json38 "Bic", // BIC{<c>}{<q>} {<Rd>}, <Rn>, #<const> ; A1
Dcond-rd-rn-operand-rm-shift-rs-a32.json35 "Bic", // BIC{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
Dcond-rd-rn-operand-const-t32.json44 "Bic", // BIC{<c>}{<q>} {<Rd>}, <Rn>, #<const> ; T1
Dcond-rd-rn-operand-rm-shift-amount-1to32-a32.json37 "Bic", // BIC{<c>}{<q>} {<Rd>}, <Rn>, <Rm> {, <shift> #<amount> } ; A1
Dcond-rd-rn-operand-rm-shift-amount-1to31-a32.json37 "Bic", // BIC{<c>}{<q>} {<Rd>}, <Rn>, <Rm> {, <shift> #<amount> } ; A1
Dcond-rd-rn-operand-rm-shift-amount-1to31-t32.json41 "Bic", // BIC{<c>}{<q>} {<Rd>}, <Rn>, <Rm> {, <shift> #<amount> } ; T2
Dcond-rd-rn-operand-rm-shift-amount-1to32-t32.json41 "Bic", // BIC{<c>}{<q>} {<Rd>}, <Rn>, <Rm> {, <shift> #<amount> } ; T2
Dcond-rd-rn-operand-rm-a32.json46 "Bic", // BIC{<c>}{<q>} {<Rd>}, <Rn>, <Rm> {, <shift> #<amount> } ; A1
/external/tremolo/Tremolo/
DbitwiseARM.s199 BIC r3,r3,#3 @ r3 = Pointer to start (word)
224 BIC r2,r3,#3 @ r2 = b->headptr (word)
327 BIC r2,r6,#3 @ r2 = word ptr
364 BIC r2,r6,#3 @ r2 = word ptr
Ddpen.s144 BIC r10,r10,#0x80 @ r3 = next &= ~0x80
163 BIC r7, r7, #0x8000 @ r7 = chase
204 BIC r10,r10,#0x8000 @ r3 = next &= ~0x8000
221 BIC r7, r7, #0x80000000 @ r7 = chase
/external/swiftshader/third_party/llvm-7.0/llvm/test/CodeGen/AArch64/
Doptimize-imm.ll52 ; a BIC.
/external/llvm/lib/Target/AArch64/
DAArch64SchedCyclone.td139 // ADD(S)rr,SUB(S)rr,AND(S)rr,BIC(S)rr,EONrr,EORrr,ORNrr,ORRrr
153 // ADD(S)rs,SUB(S)rs,AND(S)rs,BIC(S)rs,EONrs,EORrs,ORNrs,ORRrs
370 // BIC,ORR V,#imm are WriteV
410 // AND,BIC,CMTST,EOR,ORN,ORR
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AArch64/
DAArch64SchedCyclone.td141 // ADD(S)rr,SUB(S)rr,AND(S)rr,BIC(S)rr,EONrr,EORrr,ORNrr,ORRrr
155 // ADD(S)rs,SUB(S)rs,AND(S)rs,BIC(S)rs,EONrs,EORrs,ORNrs,ORRrs
372 // BIC,ORR V,#imm are WriteV
412 // AND,BIC,CMTST,EOR,ORN,ORR
/external/v8/src/arm/
Dconstants-arm.h135 BIC = 14 << 21, // Bit Clear. enumerator

1234