Home
last modified time | relevance | path

Searched refs:BranchOp (Results 1 – 8 of 8) sorted by relevance

/external/llvm/lib/Target/Mips/
DMipsSEISelLowering.h84 unsigned BranchOp) const;
DMipsSEISelLowering.cpp2977 MachineInstr &MI, MachineBasicBlock *BB, unsigned BranchOp) const { in emitMSACBranchPseudo()
3018 BuildMI(BB, DL, TII->get(BranchOp)) in emitMSACBranchPseudo()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/RISCV/
DRISCVInstrInfo.cpp410 bool RISCVInstrInfo::isBranchOffsetInRange(unsigned BranchOp, in isBranchOffsetInRange() argument
415 switch (BranchOp) { in isBranchOffsetInRange()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/Mips/
DMipsSEISelLowering.h94 unsigned BranchOp) const;
DMipsSEISelLowering.cpp3068 MachineInstr &MI, MachineBasicBlock *BB, unsigned BranchOp) const { in emitMSACBranchPseudo()
3109 BuildMI(BB, DL, TII->get(BranchOp)) in emitMSACBranchPseudo()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AVR/
DAVRInstrInfo.cpp532 bool AVRInstrInfo::isBranchOffsetInRange(unsigned BranchOp, in isBranchOffsetInRange() argument
535 switch (BranchOp) { in isBranchOffsetInRange()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AArch64/
DAArch64InstrInfo.cpp168 bool AArch64InstrInfo::isBranchOffsetInRange(unsigned BranchOp, in isBranchOffsetInRange() argument
170 unsigned Bits = getBranchDisplacementBits(BranchOp); in isBranchOffsetInRange()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AMDGPU/
DSIInstrInfo.cpp1439 bool SIInstrInfo::isBranchOffsetInRange(unsigned BranchOp, in isBranchOffsetInRange() argument
1443 assert(BranchOp != AMDGPU::S_SETPC_B64); in isBranchOffsetInRange()