Home
last modified time | relevance | path

Searched refs:DstMask (Results 1 – 8 of 8) sorted by relevance

/external/mesa3d/src/gallium/drivers/r300/compiler/
Dradeon_dataflow.c469 unsigned int DstMask; member
626 unsigned int shared_mask = mask & d->DstMask; in get_readers_write_callback()
700 d->DstMask = dst_mask; in get_readers_for_single_write()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/CodeGen/
DRegisterCoalescer.cpp1302 LaneBitmask DstMask = TRI->getSubRegIndexLaneMask(NewIdx); in reMaterializeTrivialDef() local
1305 if ((SR.LaneMask & DstMask).none()) { in reMaterializeTrivialDef()
1447 LaneBitmask DstMask = TRI->getSubRegIndexLaneMask(DstSubIdx); in eliminateUndefCopy() local
1449 if ((SR.LaneMask & DstMask).none()) in eliminateUndefCopy()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AMDGPU/
DR600ISelLowering.cpp1204 SDValue DstMask = DAG.getNode(ISD::SHL, DL, MVT::i32, Mask, ShiftAmt); in lowerPrivateTruncStore() local
1208 DstMask = DAG.getNOT(DL, DstMask, MVT::i32); in lowerPrivateTruncStore()
1211 Dst = DAG.getNode(ISD::AND, DL, MVT::i32, Dst, DstMask); in lowerPrivateTruncStore()
/external/llvm/lib/Target/AMDGPU/
DR600ISelLowering.cpp1341 SDValue DstMask = DAG.getNode(ISD::SHL, DL, MVT::i32, in lowerPrivateTruncStore() local
1344 DstMask = DAG.getNode(ISD::XOR, DL, MVT::i32, DstMask, in lowerPrivateTruncStore()
1346 Dst = DAG.getNode(ISD::AND, DL, MVT::i32, Dst, DstMask); in lowerPrivateTruncStore()
/external/llvm/lib/CodeGen/
DRegisterCoalescer.cpp1175 LaneBitmask DstMask = TRI->getSubRegIndexLaneMask(DstSubIdx); in eliminateUndefCopy() local
1177 if ((SR.LaneMask & DstMask) == 0) in eliminateUndefCopy()
/external/swiftshader/third_party/subzero/src/
DIceTargetLoweringMIPS32.cpp4686 auto *DstMask = makeReg(IceType_i32); in lowerIntrinsicCall() local
4698 _and(DstMask, T6, T5); in lowerIntrinsicCall()
4702 _or(RegAt, RegAt, DstMask); in lowerIntrinsicCall()
4706 Context.insert<InstFakeUse>(DstMask); in lowerIntrinsicCall()
/external/swiftshader/third_party/llvm-7.0/llvm/lib/Target/AArch64/
DAArch64ISelDAGToDAG.cpp1821 static bool isBitfieldDstMask(uint64_t DstMask, const APInt &BitsToBeInserted, in isBitfieldDstMask() argument
1827 APInt SignificantDstMask = APInt(BitWidth, DstMask); in isBitfieldDstMask()
/external/llvm/lib/Target/AArch64/
DAArch64ISelDAGToDAG.cpp1751 static bool isBitfieldDstMask(uint64_t DstMask, const APInt &BitsToBeInserted, in isBitfieldDstMask() argument
1757 APInt SignificantDstMask = APInt(BitWidth, DstMask); in isBitfieldDstMask()