Home
last modified time | relevance | path

Searched refs:GICD_BASE (Results 1 – 18 of 18) sorted by relevance

/external/u-boot/arch/arm/include/asm/arch-fsl-layerscape/
Dconfig.h48 #define GICD_BASE 0x06000000 macro
143 #define GICD_BASE 0x06000000 macro
219 #define GICD_BASE 0x01401000 macro
247 #define GICD_BASE 0x01401000 macro
277 #define GICD_BASE 0x01410000 macro
/external/u-boot/arch/arm/mach-rmobile/
Dlowlevel_init_gen3.S26 ldr x0, =GICD_BASE
33 ldr x0, =GICD_BASE
40 ldr x0, =GICD_BASE
/external/u-boot/include/configs/
Dvexpress_aemv8a.h83 #define GICD_BASE (0x2f000000) macro
89 #define GICD_BASE (0x2f000000) macro
92 #define GICD_BASE (0x2C010000) macro
Dsun50i.h20 #define GICD_BASE 0x1c81000 macro
Dthunderx_88xx.h39 #define GICD_BASE (0x801000000000) macro
Dhikey.h43 #define GICD_BASE 0xf6801000 macro
Drcar-gen3-common.h29 #define GICD_BASE 0xF1010000 macro
Dmeson-gx-common.h23 #define GICD_BASE 0xc4301000 macro
Ds32v234evb.h17 #define GICD_BASE 0x7D001000 macro
Dxilinx_zynqmp.h19 #define GICD_BASE 0xF9010000 macro
/external/u-boot/arch/arm/cpu/armv7/sunxi/
Dpsci.c26 #define GICD_BASE (SUNXI_GIC400_BASE + GIC_DIST_OFFSET) macro
284 writel(BIT(16) | 15, GICD_BASE + GICD_SGIR); in psci_cpu_off()
297 clrbits_le32(GICD_BASE + GICD_IGROUPRn, BIT(15)); in psci_arch_init()
300 writeb(0, GICD_BASE + GICD_IPRIORITYRn + 15); in psci_arch_init()
/external/u-boot/arch/arm/cpu/armv8/
Dstart.S285 ldr x0, =GICD_BASE
292 ldr x0, =GICD_BASE
339 ldr x0, =GICD_BASE
/external/u-boot/arch/arm/include/asm/arch-tegra186/
Dtegra.h9 #define GICD_BASE 0x03881000 /* Generic Int Cntrlr Distrib */ macro
/external/u-boot/arch/arm/include/asm/arch-tegra210/
Dtegra.h10 #define GICD_BASE 0x50041000 /* Generic Int Cntrlr Distrib */ macro
/external/u-boot/arch/arm/mach-socfpga/include/mach/
Dbase_addr_s10.h40 #define GICD_BASE 0xfffc1000 macro
/external/u-boot/arch/arm/mach-snapdragon/include/mach/
Dsysmap-apq8016.h10 #define GICD_BASE (0x0b000000) macro
/external/u-boot/arch/arm/cpu/armv8/fsl-layerscape/
Dfdt.c203 reg[0] = cpu_to_fdt64(GICD_BASE); in fdt_fixup_gic()
Dlowlevel.S31 ldr x0, =GICD_BASE