Searched refs:GetRm (Results 1 – 6 of 6) sorted by relevance
/external/vixl/src/aarch64/ |
D | simulator-aarch64.cc | 1244 ReadRegister(reg_size, instr->GetRm()), in VisitAddSubShifted() 1261 ReadRegister(reg_size, instr->GetRm()), in VisitAddSubExtended() 1270 int64_t op2 = ReadRegister(reg_size, instr->GetRm()); in VisitAddSubWithCarry() 1293 ReadRegister(reg_size, instr->GetRm()), in VisitLogicalShifted() 1351 ConditionalCompareHelper(instr, ReadRegister(reg_size, instr->GetRm())); in VisitConditionalCompareRegister() 1409 ExtendValue(kXRegSize, ReadXRegister(instr->GetRm()), ext, shift_amount); in VisitLoadStoreRegisterOffset() 2317 new_val = ReadXRegister(instr->GetRm()); in VisitConditionalSelect() 2459 int32_t rm = ReadWRegister(instr->GetRm()); in VisitDataProcessing2Source() 2472 int64_t rm = ReadXRegister(instr->GetRm()); in VisitDataProcessing2Source() 2485 uint32_t rm = static_cast<uint32_t>(ReadWRegister(instr->GetRm())); in VisitDataProcessing2Source() [all …]
|
D | disasm-aarch64.h | 142 return (instr->GetRm() == kZeroRegCode); in RmIsZROrSP()
|
D | disasm-aarch64.cc | 427 bool rn_is_rm = (instr->GetRn() == instr->GetRm()); in VisitConditionalSelect() 572 if (instr->GetRn() == instr->GetRm()) { in VisitExtract() 2543 if (instr->GetRm() == instr->GetRn()) { in VisitNEON3Same() 4926 reg_num = instr->GetRm(); in SubstituteRegisterField() 4960 reg_num = (instr->GetRm() & 0xf); in SubstituteRegisterField() 5641 unsigned rm = instr->GetRm(); in SubstituteLSRegOffsetField()
|
/external/vixl/examples/aarch64/ |
D | non-const-visitor.h | 45 int rm = instr->GetRm(); in VisitAddSubShifted()
|
/external/v8/src/arm/ |
D | assembler-arm.h | 1469 static Register GetRm(Instr instr);
|
D | assembler-arm.cc | 708 Register Assembler::GetRm(Instr instr) { in GetRm() function in v8::internal::Assembler
|